|
MC908MR16CBE Datasheet, PDF (171/282 Pages) Freescale Semiconductor, Inc – The following revision history table summarizes changes contained in this document. | |||
|
◁ |
Table 13-4. Character Format Selection
Control Bits
M
PEN:PTY
0
0X
1
0X
0
10
0
11
1
10
1
11
Start
Bits
1
1
1
1
1
1
Data
Bits
8
9
7
7
8
8
Character Format
Parity
Stop
Bits
None
1
None
1
Even
1
Odd
1
Even
1
Odd
1
Character
Length
10 bits
11 bits
10 bits
10 bits
11 bits
11 bits
I/O Registers
13.7.2 SCI Control Register 2
SCI control register 2 (SCC2):
⢠Enables these CPU interrupt requests:
â Enables the SCTE bit to generate transmitter CPU interrupt requests
â Enables the TC bit to generate transmitter CPU interrupt requests
â Enables the SCRF bit to generate receiver CPU interrupt requests
â Enables the IDLE bit to generate receiver CPU interrupt requests
⢠Enables the transmitter
⢠Enables the receiver
⢠Enables SCI wakeup
⢠Transmits SCI break characters
Address: $0039
Bit 7
6
5
4
3
2
1
Bit 0
Read:
SCTIE
TCIE
SCRIE
ILIE
TE
RE
RWU
SBK
Write:
Reset: 0
0
0
0
0
0
0
0
Figure 13-9. SCI Control Register 2 (SCC2)
SCTIE â SCI Transmit Interrupt Enable Bit
This read/write bit enables the SCTE bit to generate SCI transmitter CPU interrupt requests. Setting
the SCTIE bit in SCC3 enables SCTE CPU interrupt requests. Reset clears the SCTIE bit.
1 = SCTE enabled to generate CPU interrupt
0 = SCTE not enabled to generate CPU interrupt
TCIE â Transmission Complete Interrupt Enable Bit
This read/write bit enables the TC bit to generate SCI transmitter CPU interrupt requests. Reset clears
the TCIE bit.
1 = TC enabled to generate CPU interrupt requests
0 = TC not enabled to generate CPU interrupt requests
MC68HC908MR32 ⢠MC68HC908MR16 Data Sheet, Rev. 6.1
Freescale Semiconductor
171
|
▷ |