English
Language : 

SLU08G72K1BD2SA-CCRT Datasheet, PDF (7/16 Pages) List of Unclassifed Manufacturers – 8192MB DDR3L – SDRAM ECC DIMM
Data Sheet
Rev.1.0 17.02.2014
IDD Specifications and Conditions
(0°C ≤ TCASE ≤ + 85°C°, VDDQ = +1.35V, VDD = +1.35V)
Parameter
& Test Condition
OPERATING CURRENT *) :
One device bank Active-Precharge;
tRC= tRC (IDD); tCK = tCK (IDD); CKE is HIGH, CS# is HIGH
between valid commands;
DQ inputs changing once per clock cycle; Address and
control inputs changing once every two clock cycles
OPERATING CURRENT *) :
One device bank; Active-Read-Precharge;
IOUT = 0mA; BL = 4, CL = CL (IDD), AL = 0;
tCK = tCK (IDD), tRC= tRC (IDD), tRAS = tRAS MIN (IDD),
tRCD = tRCD (IDD); CKE is HIGH, CS# is HIGH between
valid commands; Address inputs changing once every
two clock cycles; Data Pattern is same as IDD4W
PRECHARGE POWER-DOWN CURRENT: Fast Exit
All device banks idle; Power-down mode;
tCK = tCK (IDD); CKE is LOW; All Control and
Address bus inputs are not changing; DQ’s Slow Exit
are floating at VREF
max.
Symbol
Unit
12800 CL11 10600 CL9
IDD0
324
315
mA
IDD1
414
396
mA
IDD2P
144
144
mA
144
144
PRECHARGE QUIET STANDBY CURRENT:
All device banks idle;
IDD2Q
180
180
mA
tCK = tCK (IDD); CKE is HIGH, CS# is HIGH;
All Control and Address bus inputs are not changing;
DQ’s are floating at VREF
PRECHARGE STANDBY CURRENT:
All device banks idle;
IDD2N
198
198
mA
tCK = tCK (IDD); CKE is HIGH, CS# is HIGH;
All other Control and Address bus inputs are changing
once every two clock cycles; DQ inputs changing once
per clock cycle
ACTIVE POWER-DOWN CURRENT:
IDD3P
198
198
mA
All device banks open; tCK = tCK (IDD); CKE is LOW; All
Control and Address bus inputs are not changing; DQ’s
are floating at VREF (always fast exit)
ACTIVE STANDBY CURRENT:
All device banks open; tCK = tCK (IDD),
IDD3N
378
360
mA
tRAS = tRAS MAX (IDD), tRP = tRP (IDD);
CKE is HIGH, CS# is HIGH between valid commands;
All other Control and Address bus inputs are changing
once every two clock cycles; DQ inputs changing once
per clock cycle
OPERATING READ CURRENT:
All device banks open, Continuous burst reads; One
IDD4R
684
603
mA
module rank active; IOUT = 0mA; BL = 4, CL = CL (IDD), AL
= 0; tCK = tCK (IDD), tRAS = tRAS MAX (IDD), tRP = tRP (IDD);
CKE is HIGH, CS# is HIGH between valid commands;
Address bus inputs are changing once every two clock
cycles; DQ inputs changing once per clock cycle
Swissbit AG
Industriestrasse 4
CH-9552 Bronschhofen
Fon: +41 (0) 71 913 03 03
Fax: +41 (0) 71 913 03 15
www.swissbit.com
eMail: info@swissbit.com
Page 7
of 16