English
Language : 

SI5022 Datasheet, PDF (17/22 Pages) List of Unclassifed Manufacturers – MULTI-RATE SONET/SDH CDR IC WITH LIMITING AMP
Pin Descriptions: Si5022/23
Si5022/Si5023
Pin #
1,2
3
4
5,6
RATESEL0
RATESEL1
LOS_LVL
SLICE_LVL
REFCLK+
REFCLK-
LOL
28 27 26 25 24 23 22
1
21 VDD
2
20 REXT
3
19 RESET/CAL
4
GND
Pad
18 VDD
5
17 DOUT+
6
16 DOUT-
7
15 TDI
8 9 10 11 12 13 14
Top View
Figure 13. Si5022/23 Pin Configuration
Pin Name
RATESEL0,
RATESEL1
LOS_LVL
SLICE_LVL
REFCLK+,
REFCLK–
Table 9. Si5022/23 Pin Descriptions
I/O Signal Level
Description
I
LVTTL Data Rate Select.
These pins configure the onboard PLL for clock and
data recovery at one of four user selectable data
rates. See Table 7 for configuration settings.
Note: These inputs have weak internal pull-ups.
I
LOS Level Control.
The LOS threshold is set by the input voltage level
applied to this pin. Figure 6 on page 12 shows the
input setting to output threshold mapping.
LOS is disabled when the voltage applied is less
than 500 mV.
I
Slicing Level Control.
The slicing threshold level is set by applying a volt-
age to this pin as described in the Slicing Level sec-
tion of the data sheet. If this pin is tied to GND,
slicing level adjustment is disabled, and the slicing
level is set to the midpoint of the differential input
signal on DIN. Slicing level becomes active when
the voltage applied to the pin is greater than
500 mV.
I
See Table 2 Differential Reference Clock (Optional).
When present, the reference clock sets the center
operating frequency of the DSPLL for clock and
data recovery. Tie these pins to ground to config-
ures the DSPLL to operate without an external ref-
erence clock.
See Table 8 for typical reference clock frequencies.
Preliminary Rev. 0.46
17