English
Language : 

GS820E32T Datasheet, PDF (17/23 Pages) List of Unclassifed Manufacturers – 2M Synchronous Burst SRAM
GS820E32T/Q-150/138/133/117/100/66
Pipelined DCD Read Cycle Timing
CK
ADSP
ADSC
ADV
A0-An
GW
BW
Single Read
Burst Read
tKL
tS tH
tKH
tKC ADSP is blocked by E1 inactive
tS tH
ADSC initiated read
tS tH
Suspend Burst
tS tH
RD1
tS
RD2
RD3
tH
tS
tH
BA - BD
E1
E2
E3
G
DQA-DQD
tS tH
tS tH
tS tH
E1 masks ADSP
E2 and E3 only sampled with ADSP or ADSC
tOE
tOHZ
tKQX
tOLZ
Hi-Z
Q1a
Q2A Q2B
Q2C
tLZ
tKQ
Deselected with E2
tKQX
Q2D
Q3A
tHZ
Rev: 1.03 2/2000
17/23
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
© 1999, Giga Semiconductor, Inc.
D