English
Language : 

FX802 Datasheet, PDF (3/14 Pages) Sanyo Semicon Device – DC-DC Converter
Pin Number Function
FX802 FX802
J LG/LS
15
13
DRAM Data In/A0/ (Direct Access – Encoder Out (ENO)): Connected to the DRAM data input and
address line A0. With no DRAM employed this output is available (in Direct Access mode) as the Delta
Encoder digital data output. Direct Access control is achieved by Control Register byte 1 – bit 6.
16
14
DRAM Data Out/ A1/ (Direct Access – Decoder In (DEI)): Connected to the DRAM data output and
address line A1. With no DRAM employed this pin is available (in Direct Access mode) as the Delta
Decoder digital data input. Direct Access control is achieved by Control Register byte 1 – bit 6.
17
15
DRAM A2/ (Direct Access – Decoder Clock (DCK)): DRAM address line A2. With no DRAM
employed this pin is available (in Direct Access mode) as the Delta Decoder Clock input. Direct Access
control is achieved by Control Register byte 1 – bit 6.
18
16
DRAM A3/ (Direct Access – Encoder Clock (ECK)): DRAM address line A3. With no DRAM
employed this pin is available (in Direct Access mode) as the Delta Encoder Clock output. Direct
Access control is achieved by Control Register byte 1 – bit 6.
19
17
DRAM A4: DRAM address line A4.
20
18
DRAM A5: DRAM address line A5.
21
19
DRAM A6: DRAM address line A6.
22
20
DRAM A7: DRAM address line A7.
23
21
DRAM A8: DRAM address line A8.
24
Row Address Strobe 4 (RAS4): Should be connected to the Row Address Strobe input of the fourth
1Mbit DRAM chip (if fitted).
25
Row Address Strobe 3 (RAS3): Should be connected to the Row Address Strobe input of the third
1Mbit DRAM chip (if fitted).
26
22
DRAM A9: DRAM address line A9. This pin is not connected when a 256kbit DRAM is employed.
Note: To simplify PCB layout, the DRAM address inputs A0 – A8 may be connected in any physical
order to the DVSR Codec output pins A0 – A8.
27
23
Column Address Strobe (CAS): The DRAM Column Address Strobe pin. Should be connected to the
CAS pins of all DRAM chips.
28
24
V : Positive supply rail. A single, stable +5-volt supply is required. Levels and voltages within the
DD
DVSR Codec are dependant upon this supply.
3