English
Language : 

CS2200-CP Datasheet, PDF (3/26 Pages) Cirrus Logic – Fractional-N Frequency Synthesizer
CS2200-CP
8.7.1 Enable PLL Clock Output on Unlock (ClkOutUnl) ................................................................. 22
9. CALCULATING THE USER DEFINED RATIO .................................................................................... 23
9.1 12.20 Format .................................................................................................................................. 23
10. PACKAGE DIMENSIONS .................................................................................................................. 24
THERMAL CHARACTERISTICS ......................................................................................................... 24
11. ORDERING INFORMATION .............................................................................................................. 25
12. REFERENCES .................................................................................................................................... 25
13. REVISION HISTORY .......................................................................................................................... 25
LIST OF FIGURES
Figure 1. Typical Connection Diagram ........................................................................................................ 5
Figure 2. Control Port Timing - I²C Format .................................................................................................. 8
Figure 3. Control Port Timing - SPI Format (Write Only) ............................................................................ 9
Figure 4. Delta-Sigma Fractional-N Frequency Synthesizer ..................................................................... 10
Figure 5. Internal Timing Reference Clock Divider ................................................................................... 11
Figure 6. External Component Requirements for Crystal Circuit .............................................................. 11
Figure 7. Ratio Feature Summary ............................................................................................................. 13
Figure 8. PLL Clock Output Options ......................................................................................................... 14
Figure 9. Auxiliary Output Selection .......................................................................................................... 14
Figure 10. Control Port Timing in SPI Mode ............................................................................................. 16
Figure 11. Control Port Timing, I²C Write .................................................................................................. 17
Figure 12. Control Port Timing, I²C Aborted Write + Read ....................................................................... 17
LIST OF TABLES
Table 1. Ratio Modifier .............................................................................................................................. 12
Table 2. Example 12.20 R-Values ............................................................................................................ 23
DS759PP1
3