English
Language : 

CDB5378 Datasheet, PDF (20/72 Pages) Cirrus Logic – Single-channel Seismic Evaluation System
CDB5378
2.2.5 Voltage Reference
A voltage reference on CDB5378 creates a precision voltage from the regulated analog supplies for the
CS5373A VREF input. Because the voltage reference output is generated relative to the negative analog
power supply, VREF+ is near GND potential for bipolar power supplies.
Specification
Precision Reference - Linear Tech
Surface Mount Package Type
Output Voltage Tolerance
Temperature Drift
Quiescent Current
Output Voltage Noise, 10 Hz - 1 kHz
Ripple Rejection, 10 Hz - 200 Hz
Value
LT1019AIS8-2.5
SO-8
+/- 0.05%
10 ppm / degC
0.65 mA
4 ppmRMS
> 100 dB
2.2.5.1 VREF_MOD
The voltage reference output is provided to the CS5373A modulator and test DAC through a low-pass RC
filter. By filtering the voltage reference input to the device, high-frequency noise is eliminated and any sig-
nal-dependent sampling of VREF is isolated. The voltage reference signal is routed as a differential pair
from the large RC filter capacitor to control the sensitive VREF source-return currents and keep them out
of the ground plane. In addition to the RC filter function, the 100 uF filter capacitor provides a large charge-
well to help settle voltage reference sampling transients.
2.2.5.2 Common Mode Bias
A buffered version of the voltage reference is created as a low-impedance common mode bias source for
the analog signal inputs. The bias resistors connected between the buffered voltage reference and each
analog signal input half depends on the sensor type and should be modified to match the sensor manu-
facturer recommendations.
2.3 Digital Hardware
2.3.1 Digital Filter
The CS5378 digital filter performs filtering and decimation of the ∆Σ bit stream from the CS5373A modu-
lator. It also creates a ∆Σ test bit stream output to create analog test signals in the CS5373A DAC.
The CS5378 requires several control signal inputs from the external system.
Control Signals
CLK
RESETz
SYNC
TIMEB
Description
Master clock input.
Reset input, active low
Master synchronization input, rising edge triggered
Time Break input, rising edge triggered
20
DS639DB3