English
Language : 

XC5VLX155-1FFG1153I Datasheet, PDF (9/13 Pages) Xilinx, Inc – Virtex-5 Family Overview
R
Virtex-5 Family Overview
Virtex-5 LXT, SXT, TXT, and FXT Platform Features
This section briefly describes blocks available only in LXT, SXT, TXT, and FXT devices.
Tri-Mode (10/100/1000 Mb/s) Ethernet MACs
Virtex-5 LXT, SXT, TXT, and FXT devices contain up to eight
embedded Ethernet MACs, two per Ethernet MAC block.
The blocks have the following characteristics:
• Designed to the IEEE 802.3-2002 specification
• UNH-compliance tested
• RGMII/GMII Interface with SelectIO or SGMII interface
when used with RocketIO transceivers
• Half or full duplex
• Supports Jumbo frames
• 1000 Base-X PCS/PMA: When used with RocketIO
GTP transceiver, can provide complete 1000 Base-X
implementation on-chip
• DCR-bus connection to microprocessors
Integrated Endpoint Blocks for PCI Express
Virtex-5 LXT, SXT, TXT, and FXT devices contain up to four
integrated Endpoint blocks. These blocks implement
Transaction Layer, Data Link Layer, and Physical Layer
functions to provide complete PCI Express Endpoint
functionality with minimal FPGA logic utilization. The blocks
have the following characteristics:
• Compliant with the PCI Express Base Specification 1.1
• Works in conjunction with RocketIO transceivers to
provide complete endpoint functionality
• 1, 4, or 8 lane support per block
Virtex-5 LXT and SXT Platform Features
This section briefly describes blocks available only in LXT and SXT devices.
RocketIO GTP Transceivers
4 - 24 channel RocketIO GTP transceivers capable of
running 100 Mb/s to 3.75 Gb/s.
• Full clock and data recovery
• 8/16-bit or 10/20-bit datapath support
• Optional 8B/10B or FPGA-based encode/decode
• Integrated FIFO/elastic buffer
• Channel bonding and clock correction support
• Embedded 32-bit CRC generation/checking
• Integrated comma-detect or A1/A2 detection
• Programmable pre-emphasis (AKA transmitter
equalization)
• Programmable transmitter output swing
• Programmable receiver equalization
• Programmable receiver termination
• Embedded support for:
− Out of Band (OOB) signalling: Serial ATA
− Beaconing, electrical idle, and PCI Express receiver
detection
• Built-in PRBS generator/checker
Virtex-5 FPGA RocketIO GTP transceivers are further
discussed in the Virtex-5 FPGA RocketIO GTP Transceiver
User Guide.
DS100 (v5.0) February 6, 2009
www.xilinx.com
Product Specification
9