English
Language : 

X24F064 Datasheet, PDF (8/18 Pages) Xicor Inc. – SerialFlash TM Memory with Block Lock TM Protection
X24F064/032/016
Sequential Read
Sequential reads can be initiated as either a current
address read or random access read. The first byte is
transmitted as with the other modes, however, the
master now responds with an acknowledge, indicating
it requires additional data. The X24F064/032/016
continues to output data for each acknowledge
received. The read operation is terminated by the
master; by not responding with an acknowledge and
then issuing a stop condition.
Figure 8. Sequential Read
The data output is sequential, with the data from
address n followed by the data from n + 1. The
address counter for read operations increments all
address bits, allowing the entire memory contents to
be serially read during one operation. At the end of the
address space, the counter “rolls over” to 0 and the
X24F064/032/016 continues to output data for each
acknowledge received. Refer to Figure 8 for the
address, acknowledge and data transfer sequence.
BUS ACTIVITY:
MASTER
SLAVE
ADDRESS
SDA LINE
A
BUS ACTIVITY:
C
X24F016/032/064
K
DATA n
A
A
A
C
C
C
K
K
K
DATA n+1
DATA n+2
S
T
O
P
P
DATA n+x
6686 ILL F13.1
Figure 9. Typical System Configuration
SDA
SCL
MASTER
TRANSMITTER/
RECEIVER
SLAVE
RECEIVER
SLAVE
TRANSMITTER/
RECEIVER
MASTER
TRANSMITTER
MASTER
TRANSMITTER/
RECEIVER
VCC
PULL-UP
RESISTORS
6686 ILL F14
8