English
Language : 

XC6118_1 Datasheet, PDF (6/20 Pages) Torex Semiconductor – Voltage Detector with Separated Sense Pin & Delay Capacitor Pin
XC6118 Series
■ELECTRICAL CHARACTERISTICS (Continued)
●XC6118xxxB
PARAMETER
Operating Voltage
Detect Voltage
Hysteresis Width
Detect Voltage
Line Regulation
Supply Current 1 (*2)
Supply Current 2 (*2)
Output Current (*3)
Leakage
Current
CMOS
Output
N-ch Open
Drain Output
SYMBOL
VIN
VDF
VHYS
ΔVDF/
(ΔVIN・VDF)
ISS1
ISS2
IOUT1
IOUT2
ILEAK
CONDITIONS
VDF(T)=0.8~5.0V (*1)
VIN=1.0~6.0V
VIN=1.0~6.0V
VIN=1.0~6.0V
VSEN=VDF×0.9
VIN=1.0V
VIN=6.0V
VSEN=VDF×1.1
VIN=1.0V
VIN=6.0V
VSEN=0V VDS=0.5V(Nch)
VIN=1.0V
VIN=2.0V
VIN=3.0V
VIN=4.0V
VIN=5.0V
VIN=6.0V
VSEN=6.0V VDS=0.5V(Pch)
VIN=1.0V
VIN=6.0V
VIN=6.0V, VSEN=6.0V,
VOUT=6.0V, Cd: Open
MIN.
1.0
TYP.
E-1
E-3
±0.1
0.4
0.4
0.8
0.9
0.1
0.7
0.8
1.6
1.2
2.0
1.6
2.3
1.8
2.4
1.9
2.5
-0.30
-1.00
0.20
0.20
MAX.
6.0
1.0
1.0
1.6
1.8
-0.08
-0.70
0.40
UNITS
V
V
V
%/V
μA
μA
mA
mA
μA
Ta=25℃
CIRCUITS
-
①
①
①
②
②
③
④
③
Temperature Characteristics
ΔVDF/
(ΔTopr・VDF)
-40 oC≦Ta≦85 oC
±100
ppm/oC
①
Sense Resistance (*4)
Delay Resistance (*5)
RSEN
VSEN=5.0V VIN=0V
E-4
MΩ
⑤
RDELAY
VSEN=6.0V VIN=5.0V Cd=0V
1.6
2.0
2.4
MΩ
⑥
Delay capacitance pin
Sink Current
ICD
Cd=0.5V, VIN=1.0V
200
μA
⑥
Delay Capacitance Pin
Threshold Voltage
Undefined Operation (*6)
VTCD
VUNS
VSEN=6.0V VIN=1.0V
0.4
0.5
0.6
V
⑦
VSEN=6.0V VIN=6.0V
2.9
3.0
3.1
VIN=VSEN=0~1.0V
0.3
0.4
V
⑧
Detect Delay Time (*7)
tDF0
VIN=6.0V, VSEN=6.0→0V
Cd: Open
30
230
μs
⑨
Release Delay Time (*8)
tDR0
VIN=6.0V, VSEN=0→6.0V
Cd: Open
30
200
μs
⑨
NOTE:
*1: VDF (T): Nominal detect voltage
*2: Current to the sense resistor is not included.
*3: IOUT2 is applied only to the XC6118C series (CMOS output).
*4: It is calculated from the voltage value and the current value of the VSEN.
*5: It is calculated from the voltage value of the VIN and the current value of the Cd.
*6: Maximum VOUT voltage when VIN is changed from 0V to 1.0V under connecting the VIN pin to the VSEN pin.
This value is effective only to the XC6118C series (CMOS output).
*7: Delay time from the time of VSEN=VDF to the time of VOUT= 0.6V when the VSEN falls.
*8: Delay time from the time of VIN= VDF +VHYS to the time of VOUT= 5.4V when the VSEN rises.
6/20