English
Language : 

TLC59116F_15 Datasheet, PDF (6/38 Pages) Texas Instruments – 16-Channel Fast-Mode Plus I2C Bus LED Driver
TLC59116F
SCLS714C – MARCH 2009 – REVISED SEPTEMBER 2015
www.ti.com
6.6 I2C Interface Bus Timing Requirements
TA = –40°C to 85°C
PARAMETER
I2C Interface
STANDARD-MODE
I2C BUS
MIN
MAX
FAST-MODE
I2C BUS
MIN
MAX
FAST-MODE PLUS
I2C BUS
MIN
MAX
UNIT
fSCL
SCL clock frequency
tBUF
Bus free time between a STOP and
START condition
0
100
4.7
0
400
0
1000 kHz
1.3
0.5
µs
tHD;STA
Hold time (repeated) START
condition
4
0.6
0.26
µs
tSU;STA
Set-up time for a (repeated) START
condition
1.7
0.6
0.26
µs
tSU;STO
tHD;DAT
tVD;ACK
tVD;DAT
tSU;DAT
tLOW
tHIGH
tf
Set-up time for STOP condition
Data hold time
Data valid acknowledge time (1)
Data valid time (2)
Data set-up time
Low period of the SCL clock
High period of the SCL clock
Fall times of both SDA and SCL
signals (3) (4)
4
0.6
0
0
0.3
3.45
0.1
0.3
3.45
0.1
250
100
4.7
1.3
4
0.6
300 20 + 0.1Cb (5)
0.26
0
0.9
0.05
0.9
0.05
50
0.5
0.26
300
µs
ns
0.45 µs
0.45 µs
ns
µs
µs
120 ns
tr
Rise time of both SDA and SCL
signals
1000 20 + 0.1Cb (5)
300
120 ns
tSP
Pulse width of spikes that must be
suppressed by the input filter (6)
50
50
50 ns
Reset
tW
Reset pulse width
10
tREC
Reset recovery time
0
tRESET
Time to reset (7) (8)
400
10
10
ns
0
0
ns
400
400
ns
(1) tVD;ACK = time for acknowledgment signal from SCL low to SDA (out) low.
(2) tVD;DAT = minimum time for SDA data out to be valid following SCL low.
(3) A master device must internally provide a hold time of at least 300 ns for the SDA signal (refer to the VIL of the SCL signal) in order to
bridge the undefined region of SCL's falling edge.
(4) The maximum tf for the SDA and SCL bus lines is specified at 300 ns. The maximum fall time (tf) for the SDA output stage is specified
at 250 ns. This allows series protection resistors to be connected between the SDA and the SCL pins and the SDA/SCL bus lines
without exceeding the maximum specified tf.
(5) Cb = total capacitance of one bus line in pF.
(6) Input filters on the SDA and SCL inputs suppress noise spikes less than 50 ns.
(7) Resetting the device while actively communicating on the bus may cause glitches or errant STOP conditions.
(8) Upon reset, the full delay will be the sum of tRESET and the RC time constant of the SDA bus.
6
Submit Documentation Feedback
Product Folder Links: TLC59116F
Copyright © 2009–2015, Texas Instruments Incorporated