English
Language : 

CD54HC195_08 Datasheet, PDF (5/16 Pages) Texas Instruments – High-Speed CMOS Logic 4-Bit Parallel Access Register
CD54HC195, CD74HC195
Test Circuit and Waveforms
tr
tf
CLOCK VS
Q OR Q
90%
10%
tW
l/fMAX
tPLH tPHL
90%
10%
tTLH tTHL
VCC
GND
0.5 VCC
FIGURE 1. CLOCK PREREQUISITE AND PROPAGATION
DELAYS AND OUTPUT TRANSITION TIMES
RESET
Q
tPHL
Q
CLOCK
tW
VS
tPLH
0.5 VCC
VS
tREM
0.5 VCC
VCC
GND
VCC
GND
FIGURE 2. MASTER RESET PREREQUISITE AND
PROPAGATION DELAYS
VALID
PE, K
VS
J
tSU
th
CLOCK
0.5 VCC
VCC
GND
GND
FIGURE 3. J, K, OR PARALLEL ENABLE PREREQUISITE TIMES
5