English
Language : 

BQ20Z45 Datasheet, PDF (3/20 Pages) Texas Instruments – SBS 1.1-Compliant Gas Gauge and Protection Enabled With Impedance Track™
bq20z45
www.ti.com .................................................................................................................................................................................................. SLUS800 – MARCH 2009
PIN FUNCTIONS
PIN
NO.
NAME
1
DSG
2
PACK
3
VCC
4
ZVCHG
5
GPOD
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20, 21, 25,
28
22
23
24
26
27
29
30
31
32
33
34
PMS
VSS
REG33
TOUT
VCELL+
ALERT
PRES
TS1
TS2
PFIN
SAFE
SMBD
SMBC
NC
VSS
GSRP
GSRN
MRST
REG25
RBI
RESET
ASRN
ASRP
VC5
VC4
VC3
35
VC2
36
VC1
37
BAT
38
CHG
I/O (1)
DESCRIPTION
O
IA, P
P
O
OD
I
P
P
P
-
I/OD
I/OD
IA
IA
I/OD
I/OD
I/OD
I/OD
-
High side N-chan discharge FET gate drive
Battery pack input voltage sense input. It also serves as device wake up when device is in shutdown
mode.
Positive device supply input. Connect to the center connection of the CHG FET and DSG FET to
ensure device supply either from battery stack or battery pack input
P-chan pre-charge FET gate drive
High voltage general purpose open drain output. Can be configured to be used in pre-charge
condition
Pre-charge mode setting input. Connect to PACK to enable 0v pre-charge using charge FET
connected at CHG pin. Connect to VSS to disable 0V pre-charge using charge FET connected at
CHG pin.
Negative device power supply input. Connect all VSS pins together for operation of device
3.3V regulator output. Connect at least a 2.2µF capacitor to REG33 and VSS
Thermistor bias supply output
Internal cell voltage multiplexer and amplifier output. Connect a 0.1µF capacitor to VCELL+ and VSS
Alert output. In case of short circuit condition, overload condition and watchdog time out this pin will
be triggered.
System / Host present input. Pull up to TOUT
Temperature sensor 1 input
Temperature sensor 2 input
Fuse blow detection input
blow fuse signal output
SMBus data line
SMBus clock line
Not connected
P Negative device power supply input. Connect all VSS pins together for operation of device
IA
IA
I
P
P
O
IA
IA
IA, P
IA, P
IA, P
IA, P
IA, P
I, P
O
Coulomb counter differential input. Connect to one side of the sense resistor
Coulomb counter differential input. Connect to one side of the sense resistor
Reset input for internal CPU core. connect to RESET for correct operation of device
2.5V regulator output. Connect at least a 1µF capacitor to REG25 and VSS
RAM backup input. Connect a capacitor to this pin and VSS to protect loss of RAM data in case of
short circuit condition
Reset output. Connect to MSRT.
Short circuit and overload detection differential input. Connect to sense resistor
Short circuit and overload detection differential input. Connect to sense resistor
Cell voltage sense input and cell balancing input for the negative voltage of the bottom cell in cell
stack.
Cell voltage sense input and cell balancing input for the positive voltage of the bottom cell and the
negative voltage of the second lowest cell in cell stack.
Cell voltage sense input and cell balancing input for the positive voltage of the second lowest cell in
cell stack and the negative voltage of the second highest cell in 4 cell applications.
Cell voltage sense input and cell balancing input for the positive voltage of the second highest cell
and the negative voltage of the highest cell in 4 cell applications. Connect to VC3 in 2 cell stack
applications
Cell voltage sense input and cell balancing input for the positive voltage of the highest cell in cell
stack in 4 cell applications. Connect to VC2 in 3 or 2 cell stack applications
Battery stack voltage sense input
High side N-chan charge FET gate drive
(1) I = Input, IA = Analog input, I/O = Input/output, I/OD = Input/Open-drain output, O = Output, OA = Analog output, P = Power
Copyright © 2009, Texas Instruments Incorporated
Product Folder Link(s): bq20z45
Submit Documentation Feedback
3