English
Language : 

THS4051 Datasheet, PDF (18/30 Pages) Texas Instruments – 70-MHz HIGH-SPEED AMPLIFIERS
THS4051, THS4052
70-MHz HIGH-SPEED AMPLIFIERS
SLOS238C– MAY 1999 – REVISED MAY 2000
APPLICATION INFORMATION
offset voltage
The output offset voltage, (VOO) is the sum of the input offset voltage (VIO) and both input bias currents (IIB) times
the corresponding gains. The following schematic and formula can be used to calculate the output offset
voltage:
RF
IIB–
RG
+
–
VI
+
VO
RS
ǒ ǒ ǓǓ ǒ ǒ ǓǓ IIB+
+ ) " ) ) " VOO VIO 1
RF
RG
IIB RS 1
RF
RG
IIB– RF
Figure 47. Output Offset Voltage Model
optimizing unity gain response
Internal frequency compensation of the THS405x was selected to provide very wideband performance yet still
maintain stability when operated in a noninverting unity gain configuration. When amplifiers are compensated
in this manner there is usually peaking in the closed loop response and some ringing in the step response for
very fast input edges, depending upon the application. This is because a minimum phase margin is maintained
for the G=+1 configuration. For optimum settling time and minimum ringing, a feedback resistor of 620 Ω should
be used as shown in Figure 48. Additional capacitance can also be used in parallel with the feedback resistance
if even finer optimization is required.
Input
+
THS406x
_
Output
620 Ω
Figure 48. Noninverting, Unity Gain Schematic
18
• POST OFFICE BOX 655303 DALLAS, TEXAS 75265