English
Language : 

TIBPAL22V10-7C Datasheet, PDF (14/17 Pages) Texas Instruments – HIGH-PERFORMANCE IMPACT-X E PROGRAMMABLE ARRAY LOGIC CIRCUITS
TIBPAL22V10-7C
HIGH-PERFORMANCE IMPACT-X ™ PROGRAMMABLE ARRAY LOGIC CIRCUITS
SRPS014D – D3520, AUGUST 1990 – REVISED NOVEMBER 1995
PARAMETER MEASUREMENT INFORMATION
5V
From Output
Under Test
CL
(see Note A)
S1
R1
R2
Test
Point
LOAD CIRCUIT FOR
3-STATE OUTPUTS
Timing
Input
tsu
Data
Input
1.5 V
th
1.5 V
1.5 V
3V
0
3V
0
(see Note B)
VOLTAGE WAVEFORMS
SETUP AND HOLD TIMES
Input
tpd
In-Phase
Output
tpd
Out-of-Phase
Output
(see Note D)
1.5 V
1.5 V
1.5 V
3V
1.5 V
0
tpd
VOH
1.5 V
VOL
tpd
VOH
1.5 V
VOL
VOLTAGE WAVEFORMS
PROPAGATION DELAY TIMES
High-Level
Pulse
1.5 V 1.5 V
tw
Low-Level
Pulse
1.5 V 1.5 V
VOLTAGE WAVEFORMS
PULSE DURATIONS
Output
Control
(low-level
enabling)
ten
1.5 V
tdis
1.5 V
Waveform 1
S1 Closed
(see Note C)
ten
Waveform 2
S1 Open
(see Note C)
1.5 V
tdis
1.5 V
3V
0
3V
0
(see Note B)
3V
0
(see Note B)
≈ 2.7 V
VOL + 0.5 V
VOL
VOH
VOH – 0.5 V
≈0V
VOLTAGE WAVEFORMS
ENABLE AND DISABLE TIMES, 3-STATE OUTPUTS
NOTES: A. CL includes probe and jig capacitance and is 50 pF for tpd and ten, 5 pF for tdis.
B. All input pulses have the following characteristics: PRR ≤ 1 MHz, tr = tf = 2 ns, duty cycle = 50%.
C. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2
is for an output with internal conditions such that the output is high except when disabled by the output control.
D. When measuring propagation delay times of 3-state outputs, switch S1 is closed.
E. Equivalent loads may be used for testing.
Figure 6. Load Circuit and Voltage Waveforms
14
• POST OFFICE BOX 655303 DALLAS, TEXAS 75265