English
Language : 

LPC47M172_07 Datasheet, PDF (105/226 Pages) SMSC Corporation – Advanced I/O Controller with Motherboard GLUE Logic
Advanced I/O Controller with Motherboard GLUE Logic
Datasheet
Table 7.6 - Extended Control Register
R/W
MODE
000: Standard Parallel Port Mode . In this mode the FIFO is reset and common drain drivers are
used on the control lines (nStrobe, nAutoFd, nInit and nSelectIn). Setting the direction bit will
not tri-state the output drivers in this mode.
001: PS/2 Parallel Port Mode. Same as above except that direction may be used to tri-state the
data lines and reading the data register returns the value on the data lines and not the value
in the data register. All drivers have active pull-ups (push-pull).
010: Parallel Port FIFO Mode. This is the same as 000 except that bytes are written or DMAed to
the FIFO. FIFO data is automatically transmitted using the standard parallel port protocol.
Note that this mode is only useful when direction is 0. All drivers have active pull-ups
(push-pull).
011: ECP Parallel Port Mode. In the forward direction (direction is 0) bytes placed into the
ecpDFifo and bytes written to the ecpAFifo are placed in a single FIFO and transmitted
automatically to the peripheral using ECP Protocol. In the reverse direction (direction is 1)
bytes are moved from the ECP parallel port and packed into bytes in the ecpDFifo. All
drivers have active pull-ups (push-pull).
100: Selects EPP Mode: In this mode, EPP is selected if the EPP supported option is selected in
Parallel Port configuration register CRF0. All drivers have active pull-ups (push-pull).
101: Reserved
110: Test Mode. In this mode the FIFO may be written and read, but the data will not be
transmitted on the parallel port. All drivers have active pull-ups (push-pull).
111: Configuration Mode. In this mode the confgA, confgB registers are accessible at 0x400 and
0x401. All drivers have active pull-ups (push-pull).
Table 7.7 - Programming for Configuration Register B (Bits 5:3)
IRQ SELECTED
15
14
11
10
9
7
5
All Others
CONFIG REG B
BITS 5:3
110
101
100
011
010
001
111
000
Table 7.8 - Programming for Configuration Register B (Bits 2:0)
DMA SELECTED
3
2
1
All Others
CONFIG REG B
BITS 2:0
011
010
001
000
SMSC LPC47M172
Page 105
DATASHEET
SMSC/Non-SMSC Register Sets (Rev. 01-11-07)