English
Language : 

K4H560438D-NC Datasheet, PDF (9/18 Pages) Samsung semiconductor – 256Mb sTSOPII
K4H560438D
DDR SDRAM
AC Timming Parameters & Specifications
Parameter
Symbol
Row cycle time
tRC
Refresh row cycle time
tRFC
Row active time
tRAS
RAS to CAS delay
tRCD
Row precharge time
tRP
Row active to Row active delay
tRRD
Write recovery time
tWR
Last data in to Read command
tWTR
Col. address to Col. address delay
tCCD
Clock cycle time
CL=2.0
tCK
CL=2.5
Clock high level width
tCH
Clock low level width
tCL
DQS-out access time from CK/CK
tDQSCK
Output data access time from CK/CK
tAC
Data strobe edge to ouput data edge
tDQSQ
Read Preamble
tRPRE
Read Postamble
tRPST
CK to valid DQS-in
tDQSS
DQS-in setup time
tWPRES
DQS-in hold time
tWPRE
DQS falling edge to CK rising-setup time
tDSS
DQS falling edge from CK rising-hold time
tDSH
DQS-in high level width
tDQSH
DQS-in low level width
tDQSL
DQS-in cycle time
tDSC
Address and Control Input setup time(fast)
tIS
Address and Control Input hold time(fast)
tIH
Address and Control Input setup time(slow)
tIS
Address and Control Input hold time(slow)
tIH
Data-out high impedence time from CK/CK
tHZ
Data-out low impedence time from CK/CK
tLZ
Input Slew Rate(for input only pins)
tSL(I)
Input Slew Rate(for I/O pins)
tSL(IO)
Output Slew Rate(x4,x8)
tSL(O)
Output Slew Rate Matching Ratio(rise to fall) tSLMR
-NC/LB3
(DDR333)
Min Max
60
72
42
70K
18
18
12
15
1
1
7.5
12
6
12
0.45 0.55
0.45 0.55
-0.6 +0.6
-0.7 +0.7
-
0.45
0.9
1.1
0.4
0.6
0.75 1.25
0
0.25
0.2
0.2
0.35
0.35
0.9
1.1
0.75
0.75
0.8
0.8
-0.7 +0.7
-0.7 +0.7
0.5
0.5
1.0
4.5
0.67
1.5
-NC/LA2
(DDR266A)
Min Max
65
75
45
120K
20
20
15
15
1
1
7.5
12
7.5
12
0.45 0.55
0.45 0.55
-0.75 +0.75
-0.75 +0.75
-
0.5
0.9
1.1
0.4
0.6
0.75 1.25
0
0.25
0.2
0.2
0.35
0.35
0.9
1.1
0.9
0.9
1.0
1.0
-0.75 +0.75
-0.75 +0.75
0.5
0.5
1.0
4.5
0.67
1.5
-NC/LB0
(DDR266B)
Min Max
65
75
45
120K
20
20
15
15
1
1
10
12
7.5
12
0.45 0.55
0.45 0.55
-0.75 +0.75
-0.75 +0.75
-
0.5
0.9
1.1
0.4
0.6
0.75 1.25
0
0.25
0.2
0.2
0.35
0.35
0.9
1.1
0.9
0.9
1.0
1.0
-0.75 +0.75
-0.75 +0.75
0.5
0.5
1.0
4.5
0.67
1.5
-NC/LA0
(DDR200)
Min Max
70
80
48
120K
20
20
15
15
1
1
10
12
0.45
0.45
-0.8
-0.8
-
0.9
0.4
0.75
0
0.25
0.2
0.2
0.35
0.35
0.9
1.1
1.1
1.1
1.1
-0.8
-0.8
0.5
0.5
1.0
0.67
0.55
0.55
+0.8
+0.8
0.6
1.1
0.6
1.25
1.1
+0.8
+0.8
4.5
1.5
Unit Note
ns
ns
ns
ns
ns
ns
ns
tCK
tCK
ns
5
ns
5
tCK
tCK
ns
ns
ns
5
tCK
tCK
tCK
ns
2
tCK
tCK
tCK
tCK
tCK
tCK
ns
6
ns
6
ns
6
ns
6
ns
ns
V/ns 6
V/ns 7
V/ns 10
-9-
Rev.0.0 May. ’02