English
Language : 

PACE1754 Datasheet, PDF (13/20 Pages) Pyramid Semiconductor Corporation – SINGLE CHIP, 40MHz CMOS PROCESSOR INTERFACE CIRCUIT (PIC)
PACE1754
PIN FUNCTIONS (Continued)
Symbol
Name
R/W
Read or Write
RESET
TEST ON
External Reset
System Test Enable
TEST END
System Test End
STRT ROM
Start Up ROM
RDYD
EX RDY
EX RDY1
ME PA ER/
RAM DIS
Ready Data
External Ready Data
External Ready Data
Memory Parity Error
EX AD ER/
SING ERR
Illegal Address Error
TC
SC0–SC4
Terminal Count
System Configuration
GND
Ground
VCC
Power Supply
Case U: Leaded Chip Carrier with Unformed Leads
Case Y: Leaded Chip Carrier with Gull-Wing Leads
Case Z: Pin Grid Array
Description
An input qualifier indicating the nature of the current bus cycle, either
Read (1) or Write (0).
An active LOW input used to initialize the device's hardware.
An active LOW input used to enable the execution of the System
Test built into the device, immediately after completion of the P1754
initialization and before fetching any instruction from the user
program.
An active HIGH output indicating whether the system test in the
device has been completed. Whenever the system test is disabled
by the TEST ON signal, the TEST END output will be at a logical "1"
immediately after RESET is removed.
An output following the execution of the ESUR and DSUR, I/O
commands as defined in MIL-STD-1750A. It will be at the logical "1"
level after executing ESUR and at the logical "0" level after executing
DSUR. Initially, it defaults to a logical "1".
An active HIGH output to be connected to the P1750A/AE CPU input
to control the bus cycle termination.
An active HIGH input which at logical "0" overrides the internal
RDYD generation and forces it to a logical "0".
An active LOW input which at logical "1" overrides the internal RDYD
generation and forces it to a logical "0".
An active LOW output indicating a parity error when reading from
memory. It becomes an active HIGH output called RAM DISABLE
for handshaking with the P1753 MMU when the device is
programmed to support EDAC.
An active LOW output indicating an illegal address error when
referencing memory or I/O. It becomes an active HIGH output called
SINGLE ERROR for handshaking with the P1753 MMU when the
device is programmed to support EDAC.
An active HIGH output indicating a Bus time out or a watchdog
trigger.
Inputs (for case outlines U, Y, and Z only) which are buffered onto
IB0–IB4 when executing an I/O read from I/O address 8410 (hex),
system configuration.
0 volts system ground.
5 volts ± 10% power supply.
Document # MICRO-5 REV C
Page 13 of 20