English
Language : 

NSBC114TDXV6T1G Datasheet, PDF (1/8 Pages) ON Semiconductor – Dual NPN Bias Resistor Transistors
MUN5215DW1,
NSBC114TDXV6,
NSBC114TDP6
Dual NPN Bias Resistor
Transistors
R1 = 10 kW, R2 = 8 kW
NPN Transistors with Monolithic Bias
Resistor Network
This series of digital transistors is designed to replace a single
device and its external resistor bias network. The Bias Resistor
Transistor (BRT) contains a single transistor with a monolithic bias
network consisting of two resistors; a series base resistor and a
base−emitter resistor. The BRT eliminates these individual
components by integrating them into a single device. The use of a BRT
can reduce both system cost and board space.
Features
• S and NSV Prefix for Automotive and Other Applications
Requiring Unique Site and Control Change Requirements;
AEC-Q101 Qualified and PPAP Capable
• Simplifies Circuit Design
• Reduces Board Space
• Reduces Component Count
• These Devices are Pb−Free, Halogen Free/BFR Free and are RoHS
Compliant
MAXIMUM RATINGS
(TA = 25°C, common for Q1 and Q2, unless otherwise noted)
Rating
Symbol
Max
Unit
Collector−Base Voltage
VCBO
50
Vdc
Collector−Emitter Voltage
VCEO
50
Vdc
Collector Current − Continuous
IC
100
mAdc
Input Forward Voltage
VIN(fwd)
40
Vdc
Input Reverse Voltage
VIN(rev)
6
Vdc
Stresses exceeding Maximum Ratings may damage the device. Maximum
Ratings are stress ratings only. Functional operation above the Recommended
Operating Conditions is not implied. Extended exposure to stresses above the
Recommended Operating Conditions may affect device reliability.
ORDERING INFORMATION
Device
Package
Shipping†
MUN5215DW1T1G
SOT−363
3,000 / Tape & Reel
NSBC114TDXV6T1G
SOT−563
4,000 / Tape & Reel
NSBC114TDXV6T5G
SOT−563
8,000 / Tape & Reel
NSBC114TDP6T5G
SOT−963
8,000 / Tape & Reel
†For information on tape and reel specifications, including part orientation and
tape sizes, please refer to our Tape and Reel Packaging Specifications
Brochure, BRD8011/D.
© Semiconductor Components Industries, LLC, 2012
1
September, 2012 − Rev. 0
http://onsemi.com
PIN CONNECTIONS
(3)
(2)
(1)
R1
Q1
R2
R1
(4)
(5)
R2
Q2
(6)
MARKING DIAGRAMS
6
7E M G
G
1
SOT−363
CASE 419B
7E M G
G
1
SOT−563
CASE 463A
MG
1G
SOT−963
CASE 527AD
7E/R
M
G
= Specific Device Code
= Date Code*
= Pb−Free Package
(Note: Microdot may be in either location)
*Date Code orientation may vary depending
upon manufacturing location.
Publication Order Number:
DTC114TD/D