English
Language : 

MAX15039_11 Datasheet, PDF (9/19 Pages) Maxim Integrated Products – 6A, 2MHz Step-Down Regulator with Integrated Switches Open-Drain, Power-Good Output
6A, 2MHz Step-Down Regulator
with Integrated Switches
PIN
1
2
3
4
5
6
7
8
9
10
11
12
13
14, 15,
16
17–20
21, 22,
23
24
—
Pin Description
NAME
MODE
VDD
CTL1
CTL2
REFIN
FUNCTION
Functional Mode Selection Input. See the MODE Selection section for more information.
3.3V LDO Output. Supply input for the internal analog core. Connect a low-ESR, ceramic capacitor with a
minimum value of 2.2μF from VDD to GND.
Preset Output-Voltage Selection Inputs. CTL1 and CTL2 set the output voltage to one of nine preset
voltages. See Table 1 and the Programming the Output Voltage (CTL1, CTL2) section for preset voltages.
External Reference Input. Connect REFIN to SS to use the internal 0.6V reference. Connecting REFIN to an
external voltage forces FB to regulate to the voltage applied to REFIN. REFIN is internally pulled to GND
when the IC is in shutdown/hiccup mode.
SS
GND
COMP
Soft-Start Input. Connect a capacitor from SS to GND to set the startup time. Use a capacitor with a 1nF
minimum value. See the Soft-Start and REFIN section for details on setting the soft-start time.
Analog Ground Connection. Connect GND and PGND together at one point near the input bypass capacitor
return terminal.
Voltage Error-Amplifier Output. Connect the necessary compensation network from COMP to FB and OUT.
COMP is internally pulled to GND when the IC is in shutdown/hiccup mode.
Feedback Input. Connect FB to the center tap of an external resistive divider from the output to GND to set
FB
the output voltage from 0.6V to 90% of VIN. Connect FB through an RC network to the output when using
CTL1 and CTL2 to select any of nine preset voltages.
OUT
FREQ
Output-Voltage Sense. Connect to the converter output. Leave OUT unconnected when an external resistive
divider is used.
Oscillator Frequency Select. Connect a precision resistor from FREQ to GND to select the switching
frequency. See the Frequency Select (FREQ) section.
PWRGD
Open-Drain, Power-Good Output. PWRGD is high impedance when VFB rises above 92.5% (typ) of VREFIN
and VREFIN is above 0.54V. PWRGD is internally pulled low when VFB falls below 90% (typ) of VREFIN or
VREFIN is below 0.54V. PWRGD is internally pulled low when the IC is in shutdown mode, VDD is below the
internal UVLO threshold, or the IC is in thermal shutdown.
BST
LX
PGND
IN
EN
EP
High-Side MOSFET Driver Supply. Internally connected to IN through a pMOS switch. Bypass BST to LX with
a 0.1μF capacitor.
Inductor Connection. All LX pins are internally shorted together. Connect all LX pins to the switched side of
the inductor. LX is high impedance when the IC is in shutdown mode.
Power Ground. Connect all PGND pins externally to the power ground plane. Connect all PGND pins
together near the IC.
Input Power Supply. Input supply range is from 2.9V to 5.5V. Bypass IN to PGND with a 22μF ceramic
capacitor.
Enable Input. Logic input to enable/disable the MAX15039.
Exposed Pad. Solder EP to a large contiguous copper plane connected to PGND to optimize thermal
performance. Do not use EP as a ground connection for the device.
_______________________________________________________________________________________ 9