English
Language : 

IS61WV10248EDBLL Datasheet, PDF (13/18 Pages) Integrated Silicon Solution, Inc – TTL compatible inputs and outputs
IS61WV10248EDBLL
IS64WV10248EDBLL
AC WAVEFORMS
WRITE CYCLE NO. 2(1,2) (WE Controlled: OE is HIGH During Write Cycle)
ADDRESS
OE
t WC
VALID ADDRESS
t HA
CE LOW
WE
DOUT
t SA
DATA UNDEFINED
t AW
t PWE1
t HZWE
DIN
HIGH-Z
t LZWE
t SD
t HD
DATAIN VALID
Notes:
1. The internal write time is defined by the overlap of CE LOW and WE LOW.All signals must be in valid states to initiate a Write,
but any one can go inactive to terminate the Write.The Data Input Setup and Hold timing are referenced to the rising or falling
edge of the signal that terminates the Write.
2. I/O will assume the High-Z state if OE > Vih.
Integrated Silicon Solution, Inc. — www.issi.com
13
Rev. A
02/20/2013