English
Language : 

ISL267440_14 Datasheet, PDF (7/18 Pages) Intersil Corporation – 10-Bit and 12-Bit, 1MSPS SAR ADCs
ISL267440, ISL267450A
Timing Specifications Limits established by characterization and are not production tested. VDD = 3.0V to 3.6V, fSCLK = 18MHz,
fS = 1MSPS, VREF = 2.0V; VDD = 4.75V to 5.25V, fSCLK = 18MHz, fS = 1MSPS, VREF = 2.5V; VCM = VREF unless otherwise noted. Boldface limits apply over
the operating temperature range, -40°C to +85°C.
SYMBOL
PARAMETER
TEST CONDITIONS
MIN
MAX
(Note 8) TYP (Note 8) UNITS
fSCLK
tSCLK
tACQ
tCONV
tCSW
tCSS
tCDV
tCLKDV
tSDH
tSW
tDISABLE
Clock Frequency
Clock Period
Acquisition Time (Note 10)
Conversion Time
CS Pulse Width
CS Falling Edge to SCLK Falling Edge Setup Time
CS Falling Edge to SDATA Valid
SCLK Falling Edge to SDATA Valid
SCLK Falling Edge to SDATA Hold
SCLK Pulse Width
SCLK Falling Edge to SDATA Disable Time
(Note 11)
Extrapolated back to true bus relinquish
0.01
55
10
10
10
0.4 x tSCLK
10
18
MHz
ns
ns
888
ns
ns
ns
20
ns
40
ns
ns
0.6 x tSCLK ns
35
ns
tQUIET Quiet Time Before Sample
60
ns
NOTE:
10. Read the “Acquisition Time” section on page 13 for a discussion of this parameter.
11. During characterization, tDISABLE is measured from the release point with a 10pF load (see Figure 4) and the equivalent timing using the
AD7440/450A loading (25pF) is calculated.
FIGURE 3. SERIAL INTERFACE TIMING DIAGRAM
VDD
RL
2.85kΩ
OUTPUT
PIN
CL
10pF
FIGURE 4. EQUIVALENT LOAD CIRCUIT
7
FN7708.2
June 28, 2012