English
Language : 

ISL6334ACRZ-T Datasheet, PDF (27/31 Pages) Intersil Corporation – VR11.1, 4-Phase PWM Controller with Light Load Efficiency Enhancement and Load Current Monitoring Features
ISL6334, ISL6334A
where IFL is the full load current of the specific application,
and VRDROOP is the desired voltage droop under the full
load condition.
Based on the desired loadline RLL, the loadline regulation
resistor can be calculated using Equation 33:
RFB
=
N-----R-----I--S----E----N----R----L----L-
RX
(EQ. 33)
where N is the active channel number, RISEN is the sense
resistor connected to the ISEN+ pin, and RX is the
resistance of the current sense element, either the DCR of
the inductor or RSENSE depending on the sensing method.
If one or more of the current sense resistors are adjusted for
thermal balance (as in Equation 31), the load-line regulation
resistor should be selected based on the average value of
the current sensing resistors, as given in Equation 34:
∑ RFB
=
R-----L---L--
RX
RISEN(n)
n
(EQ. 34)
wthheenrethRISISEENN+(np)iins. the current sensing resistor connected to
Compensation
The two opposing goals of compensating the voltage
regulator are stability and speed. Depending on whether the
regulator employs the optional load-line regulation as
described in Load-Line Regulation, there are two distinct
methods for achieving these goals.
COMPENSATING LOAD-LINE REGULATED
CONVERTER
The load-line regulated converter behaves in a similar
manner to a peak-current mode controller because the two
poles at the output-filter L-C resonant frequency split with
the introduction of current information into the control loop.
The final location of these poles is determined by the system
function, the gain of the current signal, and the value of the
compensation components, RC and CC.
Since the system poles and zero are affected by the values
of the components that are meant to compensate them, the
solution to the system equation becomes fairly complicated.
Fortunately there is a simple approximation that comes very
close to an optimal solution. Treating the system as though it
were a voltage-mode regulator by compensating the L-C
poles and the ESR zero of the voltage-mode approximation
yields a solution that is always stable with very close to ideal
transient performance.
C2 (OPTIONAL)
RC CC
COMP
RFB
+
VDROOP
-
FB
VDIFF
FIGURE 17. COMPENSATION CONFIGURATION FOR
LOAD-LINE REGULATED ISL6334, ISL6334A
CIRCUIT
The feedback resistor, RFB, has already been chosen as
outlined in “Load-Line Regulation Resistor” on page 26.
Select a target bandwidth for the compensated system, f0.
The target bandwidth must be large enough to assure
adequate transient performance, but smaller than 1/3 of the
per-channel switching frequency. The values of the
compensation components depend on the relationships of f0
to the L-C pole frequency and the ESR zero frequency. For
each of the three cases which follow, there is a separate set
of equations for the compensation components.
Case 1:
---------1----------
2π LC
>
f0
RC
=
RF
B
2----π----f--0---V-----P------P--------L----C---
0.75 V I N
CC
=
--------0----.-7----5----V----I--N----------
2 π VP-P RF B f0
Case 2:
Case 3:
---------1----------
2π LC
≤
f0
<
--------------1---------------
2πC(ESR)
RC
=
RF
B
V-----P------P----(--2----π----)--2-----f--0--2----L---C---
0.75 VIN
CC
=
---------------------0---.--7---5----V----I--N-----------------------
(2π)2 f02 VP-PRFB LC
f0 > 2----π----C-----(-1-E-----S----R-----)
RC = RFB 0----.--7-2--5-π----V-f--0-I--NV----P-(--E----P--S--L--R-----)
CC
=
0----.--7---5----V----I--N----(--E-----S----R-----)-------C---
2πVP-PRFBf0 L
(EQ. 35)
In Equation 35, L is the per-channel filter inductance divided
by the number of active channels; C is the sum total of all
output capacitors; ESR is the equivalent-series resistance of
the bulk output-filter capacitance; and VPP is the sawtooth
amplitude described in the “Electrical Specifications” table
beginning on page 8.
27
FN6482.2
February 1, 2013