English
Language : 

80C286 Datasheet, PDF (10/13 Pages) Intersil Corporation – High Performance Microprocessor with Memory Management and Protection
Waveforms (Continued)
80C286/883
BUS CYCLE TYPE
VCH TI φ2
CLK
VCL
S1 • S0
CLK
A23 -A0
M/IO,
COD INTA
12A
PEACK
PEREQ
φ1 TS φ2
1 TC φ2
φ1 TS φ2
φ1 TC φ2
φ1 TI
I/0 READ IF PROC. EXT. TO MEMORY
MEMORY READ IF MEMORY TO PROC. EXT
MEMORY WRITE IF PROC. EXT. TO MEMORY
I/O WRITE IF MEMORY TO PROC. EXT.
MEMORY ADDRESS IF PROC. EXT. TO MEMORY TRANSFER I/O
PORT ADDRESS 00FA(H) IF MEMORY TO PROC. EXT. TRANSFER
12B
(SEE NOTE 1)
(SEE NOTE 2)
4
I/O PORT ADDRESS 00FA(H) IF PROC. EXT. TO MEMORY TRANSFER
MEMORY ADDRESS IF MEMORY TO PROC. EXT. TRANSFER
5
NOTES:
1. PEACK always goes active during the first bus operation of a processor extension data operand transfer sequence. The first bus operation
will be either a memory read at operand address or I/O read at port address 00FA(H).
2. To prevent a second processor extension data operand transfer, the worst case maximum time (shown above) is 3 x 1 - 12AMAX -(4)MIN
The actual, configuration dependent, maximum time is: 3 x
1
-
12AMAX
-
(4)
MIN
+N
x
2
x
(1).
N
is
the
number
of
extra
TC
states
added
to either the first or second bus operation of the processor extension data operand transfer sequence.
FIGURE 6. 80C286/883 PEREQ/PEACK TIMING FOR ONE TRANSFER ONLY
BUS CYCLE TYPE
VCH
CLK
VCL
RESET
S1 • S0
PEACK
A23 - A0
BHE
M/IO
COD/INTA
LOCK
DATA
HILDA
φ2
φ1 TX φ2
φ1 TX φ2
φ1 TX φ2
φ1 TI φ2
6
(SEE NOTE 1)
(SEE NOTE 2) 7
6
AT LEAST
16 CLK PERIODS
12B
UNKNOWN
13
UNKNOWN
UNKNOWN
UNKNOWN
13
13
15
(SEE NOTE 3)
16
UNKNOWN
NOTES:
1. Setup time for RESET ↑ may be violated with the consideration that φ1 of the processor clock may begin one system CLK period later.
2. Setup and hold times for RESET ↓ must be met for proper operation, but RESET ↓ may occur during φ1 or φ2.
3. The data bus is only guaranteed to be in a high impedance state at the time shown.
FIGURE 7. INITIAL 80C286/883 PIN STATE DURING RESET
3-137