English
Language : 

21154 Datasheet, PDF (1/168 Pages) Intel Corporation – 21154 PCI-to-PCI Bridge
21154 PCI-to-PCI Bridge
Product Features
Datasheet
s Complies fully with the PCI Local Bus
Specification, Revision 2.1
s Complies fully with the PCI Power
Management Specification, Revision 1.01
s Supports 64-bit extension signals on the
primary and secondary interfaces
s Implements delayed transactions for all PCI
configuration, I/O, and memory read
commands–up to three transactions
simultaneously in each direction
s Allows 152 bytes of buffering (data and
address) for upstream posted memory write
commands and 88 bytes of buffering for
downstream posted memory write
commands—up to nine upstream and five
downstream posted write transactions
simultaneously
s Allows 152 bytes of read data buffering
upstream and 152 bytes of read data
buffering downstream
s Provides concurrent primary and secondary
bus operation to isolate traffic
s Provides ten secondary clock outputs:
— Low skew, permitting direct drive of
option slots
— Individual clock disables, capable of
automatic configuration during reset
s Provides arbitration support for nine
secondary bus devices:
— A programmable 2-level arbiter
— Hardware disable control, permitting use
of an external arbiter
s Provides a 4-pin general-purpose I/O
interface, accessible through device-
specific configuration space
s Provides enhanced address decoding:
— A 32-bit I/O address range
— A 32-bit memory-mapped I/O address
range
— A 64-bit prefetchable memory address
range
— ISA-aware mode for legacy support in
the first 64KB of I/O address range
— VGA addressing and VGA palette
snooping support
s Includes live insertion support
s Supports PCI transaction forwarding for the
following commands:
— All I/O and memory commands
— Type 1 to Type 1 configuration
commands
— Type 1 to Type 0 configuration
commands (downstream only)
— All Type 1 to special cycle configuration
commands
s Includes downstream lock support
s Supports both 5-V and 3.3-V signaling
environments
s Available in both 33 MHz and 66 Mhz
versions
s Provides an IEEE standard 1149.1 JTAG
interface
1. For the 21154–AB and later revisions only. The 21154–AA does not implement this feature.
Order Number: 278108-002
July 1999