English
Language : 

ICS93V850 Datasheet, PDF (7/8 Pages) Integrated Circuit Systems – DDR Phase Lock Loop Clock Driver
ICS93V850
Preliminary Product Preview
Recommended Layout for the ICS93V850
General Layout Precautions:
Use copper flooded ground on the top signal layer under the
clock buffer The area under U1 on the right is an example.
Flood over the ground vias.
1) Use power vias for power and ground. Vias 20 mil or
larger in diameter have lower high frequency impedance.
Vias for signals may be minimum drill size.
2) Make all power and ground traces are as wide as the via
pad for lower inductance.
3) VAA for pin 16 has a low pass RC filter to decouple the
digital and analog supplies. The 4.7uF capacitors may be
replaced with a single low ESR device with the same
total capacitance. VAA is routed on a outside signal
layer. Do not cut a power or ground plane and route in it.
4) Notice that ground vias are never shared.
5) When ever possible, VCC (net V2P5 in the schematic)
pins have a decoupling capacitor. Power is always routed
from the plane connection via to the capacitor pad to the
VCC pin on the clock buffer. Moats or plane cuts are not
used to isolate power.
6) Differential mode clock output traces are routed:
a. With a ground trace between the pairs. Trace is
grounded on both ends.
b. Without a ground trace, clock pairs are routed with a
separation of at least 5 times the thickness of the
dielectric. If the dielectric thickness is 4.5 mil, the
trace separation is at least 18 mils.
7) Terminate differential CLK_IN and FB_IN traces after
routing to buffer pads.
Component Values:
Ref Desg. Value
C1,C4,C5, .01uF
C7,C11,C12
C2,C3,C8,
C9
4.7uF
C10
.22uF
C6
R9,R12
R9
U1
2200pF
120 Ω
4.7 Ω
Description
CERAMIC MLC
CERAMIC MLC
CERAMIC MLC
CERAMIC MLC
ICS93701AG
Package
0603
1206
0603
0603
0603
0603
TSSOP48
0423H—07/03/03
7