English
Language : 

HYMP112S64MP8 Datasheet, PDF (7/17 Pages) Hynix Semiconductor – DDR2 SDRAM SO-DIMM
HYMP112S64(L)MP8
Input AC Logic Level
Parameter
AC Input logic High
AC Input logic Low
Symbol
VIH(AC)
VIL(AC)
Min
VREF + 0.250
-
Max
-
VREF - 0.250
Unit
V
V
Note
AC Input Test Conditions
Symbol
VREF
VSWING(MAX)
SLEW
Condition
Input reference voltage
Input signal maximum peak to peak swing
Input signal minimum slew rate
Value
0.5 * VDDQ
1.0
1.0
Units
V
V
V/ns
Notes
1
1
2, 3
Notes:
1. Input waveform timing is referenced to the input signal crossing through the VREF level applied to the device under test.
2. The input signal minimum slew rate is to be maintained over the range from VIL(dc) max to VIH(ac) min for rising edges and the
range from VIH(dc) min to VIL(ac) max for falling edges as shown in the below figure.
3. AC timings are referenced with input waveforms switching from VIL(ac) to VIH(ac) on the positive transitions and VIH(ac) to
VIL(ac) on the negative transitions.
Start of Falling Edge Input Timing
VSWING(MAX)
delta TF
Falling Slew = VIH(dc) min - VIL(ac) max
delta TF
Start of Rising Edge Input Timing
delta TR
VDDQ
VIH(ac) min
VIH(dc) min
VREF
VIL(dc) max
VIL(ac) max
VSS
Rising Slew = VIH(ac) min - VIL(dc) max
delta TR
< Figure : AC Input Test Signal Waveform >
Rev. 0.1/ July 2004
7