English
Language : 

MC9S12XEP100_10 Datasheet, PDF (607/1324 Pages) Freescale Semiconductor, Inc – HCS12X Microcontrollers
Chapter 16 Freescale’s Scalable Controller Area Network (S12MSCANV3)
16.3 Memory Map and Register Definition
This section provides a detailed description of all registers accessible in the MSCAN.
16.3.1 Module Memory Map
Figure 16-3 gives an overview on all registers and their individual bits in the MSCAN memory map. The
register address results from the addition of base address and address offset. The base address is
determined at the MCU level and can be found in the MCU memory map description. The address offset
is defined at the module level.
The MSCAN occupies 64 bytes in the memory space. The base address of the MSCAN module is
determined at the MCU level when the MCU is defined. The register decode map is fixed and begins at the
first address of the module address offset.
The detailed register descriptions follow in the order they appear in the register map.
MC9S12XE-Family Reference Manual Rev. 1.21
Freescale Semiconductor
607
Because of an order from the United States International Trade Commission, BGA-packaged product lines and partnumbers
indicated here currently are not available from Freescale for import or sale in the United States prior to September 2010