English
Language : 

K10P100M72SF1 Datasheet, PDF (55/73 Pages) Freescale Semiconductor, Inc – K10 Sub-Family
6.7 Timers
See General switching specifications.
Peripheral operating requirements and behaviors
6.8 Communication interfaces
6.8.1 CAN switching specifications
See General switching specifications.
6.8.2 DSPI switching specifications (limited voltage range)
The DMA Serial Peripheral Interface (DSPI) provides a synchronous serial bus with
master and slave operations. Many of the transfer attributes are programmable. The tables
below provide DSPI timing characteristics for classic SPI timing modes. Refer to the
DSPI chapter of the Reference Manual for information on the modified transfer formats
used for communicating with slower peripheral devices.
Table 37. Master mode DSPI timing (limited voltage range)
Num
DS1
DS2
DS3
Description
Operating voltage
Frequency of operation
DSPI_SCK output cycle time
DSPI_SCK output high/low time
DSPI_PCSn valid to DSPI_SCK delay
DS4
DSPI_SCK to DSPI_PCSn invalid delay
DS5
DSPI_SCK to DSPI_SOUT valid
DS6
DSPI_SCK to DSPI_SOUT invalid
DS7
DSPI_SIN to DSPI_SCK input setup
DS8
DSPI_SCK to DSPI_SIN input hold
Min.
Max.
2.7
3.6
—
25
2 x tBUS
—
(tSCK/2) − 2 (tSCK/2) + 2
(tBUS x 2) −
—
2
(tBUS x 2) −
—
2
—
8.5
−2
—
15
—
0
—
Unit
V
MHz
ns
ns
ns
ns
ns
ns
ns
ns
Notes
1
2
1. The delay is programmable in SPIx_CTARn[PSSCK] and SPIx_CTARn[CSSCK].
2. The delay is programmable in SPIx_CTARn[PASC] and SPIx_CTARn[ASC].
K10 Sub-Family Data Sheet, Rev. 2, 4/2012.
Freescale Semiconductor, Inc.
55