English
Language : 

K30P81M100SF2_11 Datasheet, PDF (48/62 Pages) Freescale Semiconductor, Inc – Up to 100 MHz ARM Cortex-M4 core with DSP instructions delivering 1.25 Dhrystone MIPS per MHz
Peripheral operating requirements and behaviors
Table 36. Master mode DSPI timing (high-speed mode) (continued)
Num
DS1
DS2
DS3
DS4
DS5
DS6
DS7
DS8
Description
DSPI_SCK output cycle time
DSPI_SCK output high/low time
DSPI_PCSn to DSPI_SCK output valid
DSPI_SCK to DSPI_PCSn output hold
DSPI_SCK to DSPI_SOUT valid
DSPI_SCK to DSPI_SOUT invalid
DSPI_SIN to DSPI_SCK input setup
DSPI_SCK to DSPI_SIN input hold
Min.
2 x tBCLK
(tSCK/2) − 2
(tSCK/2) − 2
(tSCK/2) − 2
—
−2
TBD
0
Max.
—
(tSCK/2) + 2
—
—
8.5
—
—
—
Unit
ns
ns
ns
ns
ns
ns
ns
ns
DSPI_PCSn
DSPI_SCK
(CPOL=0)
DSPI_SIN
DSPI_SOUT
DS3
DS2
DS1
DS4
DS7
DS8
First data
DS5
First data
Data
Last data
DS6
Data
Last data
Num
DS9
DS10
DS11
DS12
DS13
DS14
DS15
DS16
Figure 21. DSPI classic SPI timing — master mode
Table 37. Slave mode DSPI timing (high-speed mode)
Operating voltage
Description
Frequency of operation
DSPI_SCK input cycle time
DSPI_SCK input high/low time
DSPI_SCK to DSPI_SOUT valid
DSPI_SCK to DSPI_SOUT invalid
DSPI_SIN to DSPI_SCK input setup
DSPI_SCK to DSIP_SIN input hold
DSPI_SS active to DSPI_SOUT driven
DSPI_SS inactive to DSPI_SOUT not driven
Min.
2.7
4 x tBCLK
(tSCK/2) − 2
—
0
2
7
—
—
Max.
3.6
12.5
—
(tSCK/2 + 2
TBD
—
—
—
14
14
Unit
V
MHz
ns
ns
ns
ns
ns
ns
ns
ns
K30 Sub-Family Data Sheet Data Sheet, Rev. 4, 3/2011.
48
Preliminary
Freescale Semiconductor, Inc.