|
MC9S08DZ60MLH Datasheet, PDF (112/416 Pages) Freescale Semiconductor, Inc – Microcontrollers | |||
|
◁ |
Chapter 6 Parallel Input/Output Control
6.5.7.3 Port G Pull Enable Register (PTGPE)
7
R
0
W
6
5
4
3
2
1
0
0
PTGPE5
PTGPE4
PTGPE3
PTGPE2
PTGPE1
PTGPE0
Reset:
0
0
0
0
0
0
0
0
= Unimplemented or Reserved
Figure 6-44. Internal Pull Enable for Port G Register (PTGPE)
Table 6-42. PTGPE Register Field Descriptions
Field
Description
5:0
Internal Pull Enable for Port G Bits â Each of these control bits determines if the internal pull-up device is
PTGPE[5:0] enabled for the associated PTG pin. For port G pins that are conï¬gured as outputs, these bits have no effect and
the internal pull devices are disabled.
0 Internal pull-up device disabled for port G bit n.
1 Internal pull-up device enabled for port G bit n.
NOTE
Pull-down devices only apply when using pin interrupt functions, when
corresponding edge select and pin select functions are conï¬gured.
6.5.7.4 Port G Slew Rate Enable Register (PTGSE)
7
R
0
W
6
5
4
3
2
1
0
0
PTGSE5
PTGSE4
PTGSE3
PTGSE2
PTGSE1
PTGSE0
Reset:
0
0
0
0
0
0
0
0
= Unimplemented or Reserved
Figure 6-45. Slew Rate Enable for Port G Register (PTGSE)
Table 6-43. PTGSE Register Field Descriptions
Field
Description
5:0
Output Slew Rate Enable for Port G Bits â Each of these control bits determines if the output slew rate control
PTGSE[5:0] is enabled for the associated PTG pin. For port G pins that are conï¬gured as inputs, these bits have no effect.
0 Output slew rate control disabled for port G bit n.
1 Output slew rate control enabled for port G bit n.
Note: Slew rate reset default values may differ between engineering samples and ï¬nal production parts. Always initialize slew
rate control to the desired value to ensure correct operation.
MC9S08DZ60 Series Data Sheet, Rev. 4
112
Freescale Semiconductor
|
▷ |