English
Language : 

XR16M580 Datasheet, PDF (7/56 Pages) Exar Corporation – 1.62V TO 3.63V HIGH PERFORMANCE UART WITH 16-BYTE FIFO
XR16M580
REV. 1.0.0
1.62V TO 3.63V HIGH PERFORMANCE UART WITH 16-BYTE FIFO
2.0 FUNCTIONAL DESCRIPTIONS
2.1 CPU Interface
The CPU interface is 8 data bits wide with 3 address lines and control signals to execute data bus read and
write transactions. The M580 data interface supports the Intel and motorola compatible types of CPUs. No
clock (oscillator nor external clock) is required for a data bus transaction. Each bus cycle is asynchronous
using CS#, IOR# and IOW# or R/W# inputs. A typical data bus interconnection for Intel and Motorola mode is
shown in Figure 4.
FIGURE 4. XR16M580 TYPICAL INTEL/MOTOROLA DATA BUS INTERCONNECTIONS
D0
D1
D2
D3
D4
D5
D6
D7
A0
A1
A2
IOR#
IOW#
UART_CS#
UART_INT
POWERSAVE
UART_RESET
D0
D1
D2
D3
D4
D5
D6
D7
A0
A1
A2
IOR#
IOW#
CS#
INT
PwrSave
RESET
VCC
16/68#
TX
RX
DTR#
RTS#
CTS#
DSR#
CD#
RI#
GND
Intel Data Bus Interconnections
VCC
Serial Transceivers of
RS-232
RS-485
RS-422
Or Infrared
D0
D1
D2
D3
D4
D5
D6
D7
A0
A1
A2
R/W#
UART_CS#
UART_IRQ#
POWERSAVE
UART_RESET#
D0
D1
D2
D3
D4
D5
D6
D7
A0
A1
A2
NC IOR#
IOW#
vcc
CS#
VCC
TX
RX
DTR#
RTS#
CTS#
DSR#
CD#
RI#
INT
PwrSave
RESET
16/68#
GND
Motorola Data Bus Interconnections
VCC
Serial Transceivers of
RS-232
RS-485
RS-422
Or Infrared
7