English
Language : 

XR16L2751_05 Datasheet, PDF (48/52 Pages) Exar Corporation – 2.25V TO 5.5V DUART WITH 64-BYTE FIFO AND POWERSAVE
XR16L2751
2.25V TO 5.5V DUART WITH 64-BYTE FIFO AND POWERSAVE
xr
REV. 1.2.2
FIGURE 25. TRANSMIT READY & INTERRUPT TIMING [FIFO MODE, DMA MODE ENABLED] FOR CHANNELS A & B
Start
Bit
Stop
Bit
TX
(Unloading)
S D0:D7 T S D0:D7 T
IER[1]
enabled
ISR Read
D0:D7 S D0:D7 T
S D0:D7 T S D0:D7 T
TSRT
TSI
Last Data Byte
Transmitted
S D0:D7 T
ISR Read
INT*
TXRDY#
TX FIFO fills up
to trigger level
TWRI
TX FIFO
Full
TX FIFO drops
below trigger level
At least 1
empty location
in FIFO
TWT
IOW#
(Loading data
into FIFO)
*INT cleared when the ISR is read or when TX FIFO fills up to trigger level.
TXDMA
48