English
Language : 

XR28V384IM48-0A-EB Datasheet, PDF (31/42 Pages) Exar Corporation – XR28V384 3.3V QUAD LPC UART WITH 128-BYTE FIFO
XR28V384
REV. 1.0.0
3.3V QUAD LPC UART WITH 128-BYTE FIFO
2.2.1.4 Interrupt Status Register (ISR) - Read-Only
The UART provides multiple levels of prioritized interrupts to minimize external software interaction. The
Interrupt Status Register (ISR) provides the user with six interrupt status bits. Performing a read cycle on the
ISR will give the user the current highest pending interrupt level to be serviced, others are queued up to be
serviced next. No other interrupts are acknowledged until the pending interrupt is serviced. The Interrupt
Source Table, Table 12, shows the data values (bit 0-3) for the interrupt priority levels and the interrupt sources
associated with each of these interrupt levels.
2.2.1.4.1
Interrupt Generation:
x LSR is by any of the LSR bits 1, 2, 3 and 4.
x RXRDY Data Ready is by RX trigger level.
x RXRDY Data Time-out is by a 4-char plus 12 bits delay timer.
x TXRDY is by TX FIFO empty.
x MSR is by any of the MSR bits 0, 1, 2 and 3.
2.2.1.4.2
Interrupt Clearing:
x LSR interrupt is cleared by a read to the LSR register.
x RXRDY interrupt is cleared by reading data until FIFO falls below the trigger level.
x RXRDY Time-out interrupt is cleared by reading RHR.
x TXRDY interrupt is cleared by a read to the ISR register or writing to THR.
x MSR interrupt is cleared by a read to the MSR register.
]
TABLE 12: INTERRUPT SOURCE AND PRIORITY LEVEL
PRIORITY
ISR REGISTER STATUS BITS
SOURCE OF INTERRUPT
LEVEL
BIT-3
BIT-2
BIT-1
BIT-0
1
0
1
1
0
LSR (Receiver Line Status Register)
2
1
1
0
0
RXRDY (Receive Data Time-out)
3
0
1
0
0
RXRDY (Received Data Ready)
4
0
0
1
0
TXRDY (Transmit Ready)
5
0
0
0
0
MSR (Modem Status Register)
-
0
0
0
1
None (default)
ISR[0]: Interrupt Status
x Logic 0 = An interrupt is pending and the ISR contents may be used as a pointer to the appropriate interrupt
service routine.
x Logic 1 = No interrupt pending (default condition).
ISR[3:1]: Interrupt Status
These bits indicate the source for a pending interrupt at interrupt priority levels (See Interrupt Source
Table 12).
ISR[4]: Reserved
ISR[5]: Reserved
31