English
Language : 

XR17V354 Datasheet, PDF (12/66 Pages) Exar Corporation – HIGH PERFORMANCE QUAD PCI-EXPRESS UART
XR17V354
PRELIMINARY
HIGH PERFORMANCE QUAD PCI-EXPRESS UART
TABLE 1: PCI LOCAL BUS CONFIGURATION SPACE REGISTERS
REV. P1.0.2
ADDRESS
OFFSET
BITS
0x78 31:16
15:8
TYPE
DESCRIPTION
RO PME# support (PME# can be asserted from D3hot and D0)
PCI Power Management 1.2
RO Next Capability Pointer
RESET VALUE
(HEX OR BINARY)
0x4803
0x80
7:0
RO Power Management Capability ID
0x01
0x7C 31:0
RO No soft reset when transitioning from D3hot to D0 state
0x00000008
0x80
31:16
15:8
RO PCI Express 2.0 capable endpoint, Interrupt Message Number 1
RO Next Capability Pointer
0x0202
0x00
7:0
RO PCI Express Capability ID
0x10
0x84 31:16
RO Not implemented or not applicable (return zeros)
0x0000
15:8
RO Role-Based Error Reporting
0x80
0x88
7:0
31:16
RO 256 bytes max payload size
RW Not implemented or not applicable (return zeros)
0x01
0x0000
15:8
RW 512 bytes max read request, Enable No Snoop
0x28
7:0
RW 256 bytes max TLP payload size
0x10
0x8C
31:24
23:22
RO Port Number
RO Not implemented or not applicable (return zeros)
0x01
00b
21:18
RO Not implemented or not applicable (return zeros)
0000b
17:15
RO L1 Exit Latency < 1 us
000b
14:12
RO L0s Exit Latency < 64 ns
000b
11:10
9:4
RO Active State Power Management (ASPM) Support
L0s and L1 Supported
RO x1 max Link Width
11b
000001b
3:0
RO 2.5GT/s Link speed supported
0001b
0x90 31:21
RO Not implemented or not applicable (return zeros)
00000000000b
20
RO Data Link Layer Active Reporting capable
1b
19
RO Surprise Down Error Reporting not supported
0b
18
RO Reference clock must not be removed.
0b
17:15
RO L1 Exit Latency - 2 us to less than 4 us
010b
14:10
RO Not implemented or not applicable (return zeros)
00000b
9:4
RO x1 negotiated Link Width
000001b
3:0
0x94 31:0
RO Current Link Speed is 2.5GT/s
RO PCIe Capability Offset 0x14 - Slot Capabilities Register
0001b
0x00040000
0x98-0xAF 31:0
RO Not implemented or not applicable (return zeros)
0x00000000
12