English
Language : 

SGU01G64A1BG1SA-BBR Datasheet, PDF (8/16 Pages) List of Unclassifed Manufacturers – 1024MB DDR3 . SDRAM UDIMM
Data Sheet
Rev.1.1 11.04.2013
Parameter
& Test Condition
max.
Symbol
Unit
12800-CL11 10600-CL9 8500-CL7
OPERATING WRITE CURRENT:
All device banks open, Continuous burst writes; One
module rank active; BL = 4, CL = CL (IDD), AL = 0;
tCK = tCK (IDD), tRAS = tRAS MAX (IDD), tRP = tRP (IDD);
CKE is HIGH, CS# is HIGH between valid commands;
Address bus inputs are changing once every two clock
cycles; DQ inputs changing once per clock cycle
BURST REFRESH CURRENT:
tCK = tCK (IDD); refresh command at every tRFC (IDD)
interval, CKE is HIGH, CS# is HIGH between valid
commands; All other Control and Address bus inputs
are changing once every two clock cycles; DQ inputs
changing once per clock cycle
SELF REFRESH CURRENT:
CK and CK# at 0V; CKE ≤ 0.2V; All other Control and
Address bus inputs are floating at VREF; DQ’s are
floating at VREF
OPERATING CURRENT*) :
Four device bank interleaving READs, IOUT = 0mA; BL = 4,
CL = CL (IDD), AL = tRCD (IDD) – 1 x tCK (IDD); tCK = tCK
(IDD), tRC = tRC (IDD), tRRD = tRRD (IDD), tRCD = tRCD (IDD);
CKE is HIGH, CS# is HIGH between valid commands;
Address bus inputs are not changing during
DESELECT; DQ inputs changing once per clock cycle
IDD4W
IDD5
IDD6
IDD7
640
720
80
1024
560
720
80
1000
480
mA
680
mA
80
mA
800
mA
*) Value calculated as one module rank in this operating condition, and all other module ranks in IDD2P (CKE LOW)
mode.
TIMING VALUES USED FOR IDD MEASUREMENT
SYMBOL
CL (IDD)
tRCD (IDD)
tRC (IDD)
tRRD (IDD)
tCK (IDD)
tRAS MIN (IDD)
tRAS MAX (IDD)
tRP (IDD)
tRFC (IDD)
IDD MEASUREMENT CONDITIONS
12800-CL11
10600-CL9
11
9
13.75
13.5
48.75
49.5
6.25
6
1.25
1.5
35
36
70’200
70’200
13.75
13.5
110
110
8500-CL7
Unit
7
tCK
13.125
ns
50.625
ns
7.5
ns
1.87
ns
37.5
ns
70’200
ns
13.125
ns
110
ns
Swissbit AG
Industriestrasse 4
CH-9552 Bronschhofen
Fon: +41 (0) 71 913 03 03
Fax: +41 (0) 71 913 03 15
www.swissbit.com
eMail: info@swissbit.com
Page 8
of 16