English
Language : 

SGU01G64A1BG1SA-BBR Datasheet, PDF (7/16 Pages) List of Unclassifed Manufacturers – 1024MB DDR3 . SDRAM UDIMM
Data Sheet
Rev.1.1 11.04.2013
IDD Specifications and Conditions
(0°C ≤ TCASE ≤ + 85°C°, VDDQ = +1.5V ± 0.075V, VDD = +1.5V ± 0.075V)
Parameter
& Test Condition
Symbol
12800-CL11
OPERATING CURRENT *) :
One device bank Active-Precharge;
IDD0
280
tRC= tRC (IDD); tCK = tCK (IDD); CKE is HIGH, CS# is HIGH
between valid commands;
DQ inputs changing once per clock cycle; Address and
control inputs changing once every two clock cycles
OPERATING CURRENT *) :
One device bank; Active-Read-Precharge;
IDD1
360
IOUT = 0mA; BL = 4, CL = CL (IDD), AL = 0;
tCK = tCK (IDD), tRC= tRC (IDD), tRAS = tRAS MIN (IDD),
tRCD = tRCD (IDD); CKE is HIGH, CS# is HIGH between
valid commands; Address inputs changing once every
two clock cycles; Data Pattern is same as IDD4W
PRECHARGE POWER-DOWN
CURRENT:
Fast Exit
IDD2P
96
All device banks idle; Power-down mode;
tCK = tCK (IDD); CKE is LOW; All Control
Slow Exit
80
and Address bus inputs are not changing;
DQ’s are floating at VREF
PRECHARGE QUIET STANDBY CURRENT:
All device banks idle;
IDD2Q
120
tCK = tCK (IDD); CKE is HIGH, CS# is HIGH;
All Control and Address bus inputs are not changing;
DQ’s are floating at VREF
PRECHARGE STANDBY CURRENT:
All device banks idle;
IDD2N
120
tCK = tCK (IDD); CKE is HIGH, CS# is HIGH;
All other Control and Address bus inputs are changing
once every two clock cycles; DQ inputs changing once
per clock cycle
ACTIVE POWER-DOWN CURRENT:
IDD3P
120
All device banks open; tCK = tCK (IDD); CKE is LOW; All
Control and Address bus inputs are not changing;
DQ’s are floating at VREF (always fast exit)
ACTIVE STANDBY CURRENT:
All device banks open; tCK = tCK (IDD),
IDD3N
160
tRAS = tRAS MAX (IDD), tRP = tRP (IDD);
CKE is HIGH, CS# is HIGH between valid commands;
All other Control and Address bus inputs are changing
once every two clock cycles; DQ inputs changing once
per clock cycle
OPERATING READ CURRENT:
All device banks open, Continuous burst reads; One
IDD4R
600
module rank active; IOUT = 0mA; BL = 4, CL = CL (IDD),
AL = 0; tCK = tCK (IDD), tRAS = tRAS MAX (IDD), tRP = tRP
(IDD); CKE is HIGH, CS# is HIGH between valid
commands; Address bus inputs are changing once
every two clock cycles; DQ inputs changing once per
clock cycle
max.
10600-CL9
280
336
96
80
120
120
120
160
520
Unit
8500-CL7
280
mA
320
mA
96
mA
80
120
mA
120
mA
120
mA
160
mA
440
mA
Swissbit AG
Industriestrasse 4
CH-9552 Bronschhofen
Fon: +41 (0) 71 913 03 03
Fax: +41 (0) 71 913 03 15
www.swissbit.com
eMail: info@swissbit.com
Page 7
of 16