English
Language : 

Si5321 Datasheet, PDF (6/34 Pages) List of Unclassifed Manufacturers – SONET/SDH PRECISION CLOCK MULTIPLIER IC
Si5321
Table 2. DC Characteristics, VDD = 3.3 V
(VDD33 = 3.3 V ±5%, TA = –20 to 85 °C)
Parameter
Symbol Test Condition Min Typ Max Unit
Supply Current 1
IDD 622.08 MHz In, —
19.44 MHz Out
141 155 mA
Supply Current 2
IDD
19.44 MHz In,
—
622.08 MHz Out
135 145 mA
Power Dissipation Using 3.3 V Supply
Clock Output
Common Mode Input Voltage1,2,3
(CLKIN)
Single-Ended Input Voltage2,3,4
(CLKIN)
Differential Input Voltage Swing2,3,4
(CLKIN)
Input Impedance
(CLKIN+, CLKIN–)
PD
19.44 MHz In, —
622.08 MHz Out
445 479 mW
VICM
1.0
1.5
2.0
V
VIS
See Figure 1A 200
—
5004 mVPP
VID
See Figure 1B 200
—
5004 mVPP
RIN
—
80
—
kΩ
Differential Output Voltage Swing
(CLKOUT)
Output Common Mode Voltage
(CLKOUT)
VOD
100 Ω Load
750
825 1100 mVPP
Line-to-Line
VOCM
100 Ω Load
1.4
1.8
2.2
V
Line-to-Line
Output Short to GND (CLKOUT)
ISC(–)
–60
—
—
mA
Output Short to VDD25 (CLKOUT)
ISC(+)
—
15
—
mA
Input Voltage Low (LVTTL Inputs)
VIL
—
—
0.8
V
Input Voltage High (LVTTL Inputs)
VIH
2.0
—
—
V
Input Low Current (LVTTL Inputs)
IIL
—
—
50
µA
Input High Current (LVTTL Inputs)
IIH
—
—
50
µA
Internal Pulldowns (LVTTL Inputs)
Ipd
—
—
50
µA
Input Impedance (LVTTL Inputs)
RIN
50
—
—
kΩ
Output Voltage Low (LVTTL Outputs)
VOL
IO = 0.5 mA
—
—
0.4
V
Output Voltage High (LVTTL Outputs)
VOH
IO = 0.5 mA
2.0
—
—
V
Notes:
1. The Si5321 device provides weak 1.5 V internal biasing that enables ac-coupled operation.
2. Clock inputs may be driven differentially or single-endedly. When driven single-endedly, the unused input should be ac-
coupled to ground.
3. Transmission line termination, when required, must be provided externally.
4. Although the Si5321 device can operate with input clock swings as high as 1500 mVPP, Silicon Laboratories recommends
maintaining the input clock amplitude below 500 mVPP for optimal performance.
6
Rev. 2.3