English
Language : 

M13S64164A-2Y Datasheet, PDF (10/49 Pages) Elite Semiconductor Memory Technology Inc. – Double-data-rate architecture, two data transfers per clock cycle
ESMT
M13S64164A (2Y)
Automotive Grade
AC Timing Parameter & Specifications – continued
Parameter
Symbol
-4
min max
-5
min max
-6
Unit
min max
Note
Active to Precharge command
Active to Active /Auto Refresh
command period
tRAS
40
70K
40
70K
42
70K ns
tRC
55
55
60
ns
Auto Refresh to Active / Auto Refresh
command period
tRFC
70
70
72
ns
Active to Read, Write delay
tRCD
15
15
18
ns
Precharge command period
tRP
15
15
18
ns
Active to Read with Auto Precharge
command
tRAP
15
15
18
ns
Active bank A to Active bank B
command
tRRD
10
10
12
ns
Write recovery time
tWR
Write data in to Read command delay
tWTR
Col. Address to Col. Address delay
tCCD
Average periodic refresh interval for
TA ≤ 85℃
tREFI
15
15
15
ns
2
2
2
tCK
1
1
1
tCK
15.6
15.6
15.6 us
14
Average periodic refresh interval for TA
>85℃ (VA grade only)
tREFI
3.9
3.9
3.9
us
14
Write preamble
tWPRE
0.25
0.25
0.25
tCK
Write postamble
tWPST
0.4
0.6
0.4
0.6
0.4
0.6
tCK
12
Read preamble
tRPRE
0.9
1.1
0.9
1.1
0.9
1.1
tCK
Read postamble
tRPST
0.4
0.6
0.4
0.6
0.4
0.6
tCK
Clock to DQS write preamble setup
time
tWPRES
0
0
0
ns
13
Mode Register Set command cycle
time
tMRD
2
2
2
tCK
Exit self refresh to Read command
tXSRD
200
200
200
tCK
Exit self refresh to non-Read
command
tXSNR
75
75
75
ns
Auto Precharge write recovery +
precharge time
(tWR/tCK)
tDAL
+
(tRP/tCK)
(tWR/tCK)
+
(tRP/tCK)
(tWR/tCK)
+
(tRP/tCK)
tCK
23
Notes:
1.
2.
All voltages referenced to VSS.
Tests for AC timing, IDD, and electrical, AC and DC characteristics, may be conducted at nominal reference/supply
voltage levels, but the related specifications and device operation are guaranteed for the full voltage range specified.
3. The below figure represents the timing reference load used in defining the relevant timing parameters of the part. It is
not intended to be either a precise representation of the typical system environment nor a depiction of the actual load
presented by a production tester. System designers will use IBIS or other simulation tools to correlate the timing
reference load to a system environment. Manufacturers will correlate to their production test conditions (generally a
coaxial transmission line terminated at the tester electronics).
Elite Semiconductor Memory Technology Inc.
Publication Date : Oct. 2012
Revision : 1.0
10/49