English
Language : 

SM560 Datasheet, PDF (2/8 Pages) Cypress Semiconductor – Spread Spectrum Clock Generator
SM560
Pin Definitions
Pin
Name
Type
Description
1
Xin/CLK
I Clock or Crystal connection input. Refer to Table 1 for input frequency range selection.
2
VDD
P Positive power supply.
3
GND
P Power supply ground.
4
SSCLK
O Modulated clock output.
5
SSCC
I Spread Spectrum Clock Control (Enable/Disable) function. SSCG function is enabled
when input is high and disabled when input is low. This pin is pulled high internally.
6
S1
I Tri-level Logic input control pin used to select frequency and bandwidth.
Frequency/bandwidth selection and Tri-level Logic programming. See Figure 1.
7
S0
I Tri-level Logic input control pin used to select frequency and bandwidth.
Frequency/bandwidth selection and Tri-level Logic programming. See Figure 1.
8
Xout
O Oscillator output pin connected to crystal. Leave this pin unconnected If an external
clock drives Xin/CLK.
Functional Description
The Cypress SM560 is a Spread Spectrum Clock Generator
(SSCG) IC used for the purpose of reducing Electro Magnetic
Interference (EMI) found in today’s high-speed digital
electronic systems.
The SM560 uses a Cypress-proprietary Phase-Locked Loop
(PLL) and Spread Spectrum Clock (SSC) technology to
synthesize and frequency modulate the input frequency of the
reference clock. By frequency modulating the clock, the
measured EMI at the fundamental and harmonic frequencies
of Clock (SSCLK1) is greatly reduced.
This reduction in radiated energy can significantly reduce the
cost of complying with regulatory requirements and time to
market without degrading the system performance.
The SM560 is a very simple and versatile device to use. The
frequency and spread% range is selected by programming S0
and S1digital inputs. These inputs use three (3) logic states
including High (H), Low (L) and Middle (M) logic levels to select
one of the nine available Frequency Modulation and Spread%
ranges. Refer to Table 1 for programming details.
The SM560 is optimized for SVGA (40 MHz) and XVGA (65
MHz) Controller clocks and also suitable for the applications
with the frequency range of 25 to 108 MHz.
A wide range of digitally selectable spread percentages is
made possible by using three-level (High, Low and Middle)
logic at the S0 and S1 digital control inputs.
The output spread (frequency modulation) is symmetrically
centered on the input frequency.
Spread Spectrum Clock Control (SSCC) function enables or
disables the frequency spread and is provided for easy
comparison of system performance during EMI testing.
The SM560 is available in an eight-pin SOIC package with a 0
to 70°C operating temperature range.
Table 1. Frequency and Spread% Selection (Center Spread)
In p u t
Frequency
(M Hz)
25 – 35
35 – 40
40 – 45
45 – 50
50 – 54
In p u t
Frequency
(M Hz)
50 – 60
60 – 70
70 – 80
80 – 100
100 – 108
S1=M
S0=M
(% )
3.8
3.5
3.2
3.0
2.8
S1=1
S0=M
(% )
2.5
2.4
2.3
2.0
1.8
25 – 54 M Hz (Low Range)
S1=M
S0=0
(% )
3.2
3.0
2.8
2.6
2.4
S1=1
S0=0
(% )
2.8
2.5
2.4
2.2
2.0
50 – 108 M Hz (High Range)
S1=0
S0=1
(% )
1.9
1.8
1.6
1.4
1.3
S1=1
S0=1
(% )
1.2
1.1
1.1
1.0
0.8
S1=0
S0=0
(% )
2.3
2.1
1.9
1.8
1.7
S1=M
S0=1
(% )
1.0
0.9
0.9
0.8
0.6
S1=0
S0=M
(% )
1.9
1.7
1.6
1.5
1.4
Select the
Frequency and
Center Spread %
desired and then
set S1, S0 as
indicated.
Select the
Frequency and
Center Spread %
desired and then
set S1, S0 as
indicated.
Document #: 38-07020 Rev. *E
Page 2 of 8