English
Language : 

CS42432 Datasheet, PDF (21/62 Pages) Cirrus Logic – 108 dB, 192 kHz 4-in, 6-out TDM CODEC
SWITCHING SPECIFICATIONS - ADC/DAC PORT (Inputs: Logic 0 = DGND, Logic 1 = VLS,
ADC_SDOUT CLOAD = 15 pF.)
Parameters
Symbol
Slave Mode
RST pin Low Pulse Width
(Note 16)
MCLK Frequency
MCLK Duty Cycle
(Note 17)
Input Sample Rate (FS pin)
SCLK Duty Cycle
Single-Speed Mode Fs
Double-Speed Mode (Note 18) Fs
Quad-Speed Mode (Note 19) Fs
SCLK High Time
tsckh
SCLK Low Time
tsckl
FS Rising Edge to SCLK Rising Edge
tfss
SCLK Rising Edge to FS Falling Edge
tfsh
DAC_SDIN Setup Time Before SCLK Rising Edge
tds
DAC_SDIN Hold Time After SCLK Rising Edge
tdh
DAC_SDIN Hold Time After SCLK Rising Edge
tdh1
ADC_SDOUT Hold Time After SCLK Rising Edge
tdh2
ADC_SDOUT Valid Before SCLK Rising Edge
tdval
Min
1
0.512
45
4
50
100
45
8
8
5
16
3
5
5
10
15
Max
Units
-
ms
50
MHz
55
%
50
kHz
100
kHz
200
kHz
55
%
-
ns
-
ns
-
ns
-
ns
-
ns
-
ns
-
ns
-
ns
-
ns
Notes: 16. After powering up the CS42432, RST should be held low after the power supplies and clocks are settled.
17. See Table 5 on page 42 for suggested MCLK frequencies.
18. VLS is limited to nominal 2.5 V to 5.0 V operation only.
19. ADC does not meet timing specification for Quad-Speed Mode.
FS
(input)
tfss
SCLK
(input)
DAC_SDIN
ADC_SDOUT
tfsh
tsckh
tsckl
MSB
tds
tdh1
MSB
tdh2
tdval
MSB-1
MSB-1
Figure 5. TDM Serial Audio Interface Timing
DS673PP2
21