English
Language : 

CS4228A Datasheet, PDF (8/32 Pages) Cirrus Logic – 24-Bit, 96 kHz Surround Sound Codec 
CS4228A
SWITCHING CHARACTERISTICS - CONTROL PORT (TA = 25° C, VA = VD = +5 V,
VL =2.375 to 5.25 V; Inputs: logic 0 = DGND, logic 1 = VL, CL = 30 pF)
Parameter
Symbol
Min
Max
Units
SPI Mode (SDOUT > 47 kΩ to GND)
CCLK Clock Frequency
fsck
-
6
MHz
CS High Time Between Transmissions
tcsh
1.0
µs
CS Falling to CCLK Edge
tcss
20
ns
CCLK Low Time
tscl
66
ns
CCLK High Time
tsch
66
ns
CDIN to CCLK Rising Setup Time
tdsu
40
ns
CCLK Rising to DATA Hold Time
(Note 10)
tdh
15
ns
Rise Time of CCLK and CDIN
(Note 11)
tr2
100
ns
Fall Time of CCLK and CDIN
(Note 11)
tf2
100
ns
Notes: 10. Data must be held for sufficient time to bridge the transition time of CCLK.
11. For FSCK < 1 MHz
CS
t css
t scl t sch
t csh
CCLK
t r2
t f2
CDIN
t dsu t dh
Figure 3. SPI Control Port Timing
8
DS511PP1