English
Language : 

HCPL-0872-000E Datasheet, PDF (7/12 Pages) AVAGO TECHNOLOGIES LIMITED – Digital Interface IC
Digital Interface Timing
Power Up/Reset
At power up, the digital interface IC should be reset
either manually, by bringing the RESET pin (pin 9) high
for at least 100 ns, or automatically by connecting a
10µF capacitor between the RESET pin and VDD (pin 16).
The RESET pin operates asynchronously and places the
IC in its default configuration, as specified in the Digital
Interface Configuration section.
Conversion Timing
Figure 2 illustrates the timing for one complete conver-
sion cycle. A conversion cycle is initiated on the falling
edge of the convert start signal (CS); CS should be held
low during the entire conversion cycle. When CS is
brought low, the serial output data line (SDAT) changes
from a high-impedance to the low state, indicating that
the converter is busy. A rising edge on SDAT indicates
that data is ready to be clocked out. The output data
is clocked out on the negative edges of the serial clock
pulses (SCLK), MSB first. A total of 16 pulses is needed
to clock out all of the data. After the last clock pulse, CS
should be brought high again, causing SDAT to return to
a high-impedance state, completing the conversion cycle.
If the external circuit uses the positive edges of SCLK to
clock in the data, then a total of sixteen bits is clocked in,
the first bit is always high (indicating that data is ready)
followed by 15 data bits. If fewer than 16 cycles of SCLK
are input before CS is brought high, the conversion cycle
will terminate and SDAT will go to the high-impedance
state after a few cycles of the Isolated Modulator’s clock.
The amount of time between the falling edge of CS and
the rising edge of SDAT depends on which conversion
and pre-trigger modes are selected; it can be as low as
0.7µs when using pre-trigger mode 2, as explained in the
Digital Interface Configuration section.
CHAN
tSUCHS
CS
SDAT
SCLK
tC
Figure 2. Conversion Timing.
B14 B13 B12 B11 B10
tDSDAT
1 23
tPWL
tSUS
tPWH
45 6
tPER
B1 B0
15 16