|
AT17LV010-10DP_05 Datasheet, PDF (1/11 Pages) ATMEL Corporation – Space FPGA Configuration EEPROM | |||
|
Features
⢠EE Programmable 1,048,576 x 1-bit Serial Memory Designed to Store Configuration
Programs for Field Programmable Gate Arrays (FPGAs)
⢠Very Low-power CMOS EEPROM Process
⢠In-System Programmable (ISP) via Two-Wire Bus
⢠Simple Interface to SRAM FPGAs
⢠Compatible with AT40K Devices
⢠Cascadable Read-back to Support Additional Configurations or Higher-density Arrays
⢠Programmable Reset Polarity
⢠Low-power Standby Mode
⢠High-reliability
â Endurance: 5,104 Read Cycles
â Data Retention: 10 Years
⢠No Single Event Latch-up below a LET Threshold of 80 MeV/mg/cm2
⢠Tested up to a Total Dose of (according to MIL STD 883 Method 1019)
â 20 krads (Si) Read-only mode when Biased
â 60 krads (Si) Read-only mode when Unbiased
⢠Operating Range: 3.0V to 3.6V, -55°C to +125°C
⢠Available in 400 mils Wide 28 Pins DIL Flat Pack
Description
The AT17LV010-10DP is a FPGA Configuration Serial EEPROM provides an easy-to-
use, cost-effective configuration memory for Field Programmable Gate Arrays. It is
packaged in the 28-pin 400 mils wide FP package. Configurator uses a simple serial-
access procedure to configure one or more FPGA devices. The user can select the
polarity of the reset function by programming four EEPROM bytes. The device also
supports a write-protection mechanism within its programming mode.
Space FPGA
Configuration
EEPROM
AT17LV010-
10DP
Rev. 4265CâAEROâ05/05
1
|
▷ |