English
Language : 

Z89165 Datasheet, PDF (2/22 Pages) Zilog, Inc. – DTAD CONTROLLERS
ZILOG
GENERAL DESCRIPTION (Continued)
P00
P01
P02
Address
P03
or I/O
(Nibble
Programmable)
P04
P05
P06
P07
P10
P11
Address/Data P12
or I/O
P13
(Byte
P14
Programmable) P15
P16
P17
P20
P21
I/O
P22
(Bit
P23
Programmable) P24
P25
P26
P27
RMLS
/AS
/DS
R/W
XTAL1
XTAL2
VDD
GND
/RESET
Port 0
Port 1
Port 2
Ext.
Memory
Control
OSC
Timer 0
Capture Reg.
Timer 1
Register File
256 x 8 Bit
Register Bus
24 Kbytes
Program
ROM
(Z89165)
Internal Address Bus
Internal Data Bus
Z8 Core
Port 3
Expanded Register
File
(Z8)
Expanded
Register Bus
Port 4
Peripheral
Register
(DSP)
mailbox
Extended Bus of the DSP
256 Word 256 Word
RAM 0
RAM 1
6K Words
Program
ROM
Timer 2
Internal Address Bus
Internal Data Bus
INT 1
INT 2
DSP Core
Timer 3
Extended Bus of the DSP
Port 5
DSP Port
PWM
(10-Bit)
Power
ADC
(8-Bit)
Z89165/166/167/168/169
DTAD CONTROLLERS
P31
P32 Input
P33
P34
P35 Output
P36
P37
P40
P41
P42
I/O
P43
(Bit
P44 Programmable)
P45
P46
P47
P50
P51
P52
I/O
P53
(Bit
P54 Programmable)
P55
P56
P57
DSP0
DSP1
PWM
AN IN
AN VDD
AN GND
VREF+
VREF-
Z89165/166 Functional Block Diagram
2
CP96TAD0103