English
Language : 

X9119 Datasheet, PDF (5/22 Pages) Xilinx, Inc – Single Digitally-Controlled (XDCP ™ ) Potentiometer
X9119 – Preliminary Information
Figure 1. Detailed Potentiometer Block Diagram
Serial Data Path
Serial
RH
From Interface
Circuitry
Bus
Input
Register 0
Register 1
C
(DR0)
(DR1)
O
U
10
10 Parallel
Bus
Input
N
T
E
R
Register 2
(DR2)
Register 3
(DR3)
Wiper
D
Counter
E
Register
C
(WCR)
O
D
E
If WCR = 000[HEX] then RW = RL
If WCR = 3FF[HEX] then RW = RH
RL
RW
Serial Interface Description
SERIAL INTERFACE
The X9119 supports a bidirectional bus oriented
protocol. The protocol defines any device that sends
data onto the bus as a transmitter and the receiving
device as the receiver. The device controlling the
transfer is a master and the device being controlled is
the slave. The master will always initiate data transfers
and provide the clock for both transmit and receive
operations. Therefore, the X9119 will be considered a
slave device in all applications.
CLOCK AND DATA CONVENTIONS
Data states on the SDA line can change only during
SCL LOW periods. SDA state changes during SCL
HIGH are reserved for indicating start and stop
conditions. See Figure 3.
START CONDITION
All commands to the X9119 are preceded by the start
condition, which is a HIGH to LOW transition of SDA
while SCL is HIGH. The X9119 continuously monitors
the SDA and SCL lines for the start condition and will
not respond to any command until this condition is met.
See Figure 3.
STOP CONDITION
All communications must be terminated by a stop
condition, which is a LOW to HIGH transition of SDA
while SCL is HIGH. See Figure 3.
ACKNOWLEDGE
Acknowledge is a software convention used to provide
a positive handshake between the master and slave
devices on the bus to indicate the successful receipt of
data. The transmitting device, either the master or the
slave, will release the SDA bus after transmitting eight
bits. The master generates a ninth clock cycle and
during this period the receiver pulls the SDA line LOW
to acknowledge that it successfully received the eight
bits of data.
The X9119 will respond with an acknowledge after
recognition of a start condition and its slave address
and once again after successful receipt of the
command byte. If the command is followed by a data
byte the X9119 will respond with a final acknowledge.
See Figure 2.
REV 1.1.11 3/12/02
www.xicor.com
Characteristics subject to change without notice. 5 of 22