English
Language : 

DG538A Datasheet, PDF (14/16 Pages) Vishay Siliconix – 4-/8-Channel Wideband Video Multiplexers
DG534A/538A
Vishay Siliconix
PIN DESCRIPTION
Pin Number
Symbol
DG534ADJ
DG538A
DA
V+
SA1
SA2
SA3
SA4
4/2
8/4
RS
WR
A0, A1, A2
2
3
4
6
–
–
7
–
8
9
11, 10, –
2
3
4
6
8
10
–
11
12
13
16, 15, 14
EN
I/O
VL
SB4
SB3
SB2
SB1
V–
DB
GND
12
13
14
–
–
15
17
18
19
1, 5, 16
17
18
19
20
22
24
26
27
28
1, 5, 7, 9, 21, 23, 25
Description
Analog Output/Input
Positive Supply Voltage
Analog Input/Output
Analog Input/Output
Analog Input/Output
Analog Input/Output
4 x 1 or 2 x 2 Select
8 x 1 or 4 x 2 Select
Reset
Write command that latches A, EN
Binary address inputs that determine which channel(s) is/are connected to the out-
put(s)
Enable. Input/Output, if EN = 0, all channels are open
Input/Output control. Used to write to or read from the address latches
Logic Supply Voltage, usually +5 V
Analog Input/Output
Analog Input/Output
Analog Input/Output
Analog Input/Output
Negative Supply Voltage
Analog Output/Input
Analog and Digital Grounds. All grounds should be connected externally to optimize
dynamic performance
APPLICATIONS
Device Description
The DG534A/538A D/CMOS wideband multiplexers offer
single-ended or differential functions. A 8/4 or 4/2 logic input
pin selects the single-ended or differential mode.
To meet the high dynamic performance demands of video,
high definition TV, digital data routing (in excess of 100 Mbps),
etc., the DG534A/538A are fabricated with DMOS transistors
configured in ‘T’ arrangements with second level ‘L’
configurations (see Functional Block Diagram).
Use of DMOS technology yields devices with very low
capacitance and low rDS(on). This directly relates to improved
high frequency signal handling and higher switching speeds,
while maintaining low insertion loss figures. The ‘T’ and ‘L’
switch configurations further improve dynamic performance
by greatly reducing crosstalk and output node capacitances.
The DG534A/DG538A are improved pin-compatible
replacements for the non-A versions. Improvements include:
higher current readback drivers, readback of the EN bit,
latchup protection
Frequency Response
A single multiplexer on-channel exhibits both resistance
[rDS(on)] and capacitance [CS(on)]. This RC combination
causes a frequency dependent attenuation of the analog
signal. The –3-dB bandwidth of the DG534A/538A is typically
500 MHz (into 50 W). This figure of 500 MHz illustrates that the
switch-channel cannot be represented by a simple RC
combination. The on capacitance of the channel is distributed
along the on-resistance, and hence becomes a more complex
multi-stage network of R’s and C’s making up the total rDS(on)
and CS(on).
www.vishay.com
14
Document Number: 70069
S-05734—Rev. G, 29-Jan-02