English
Language : 

DS100BR111 Datasheet, PDF (9/39 Pages) Texas Instruments – Ultra Low Power 10.3 Gbps 2-Channel Repeater with Input Equalization and Output De-Emphasis
Symbol
Parameter
Conditions
Min
OUTPUT JITTER SPECIFICATIONS: (Note 4)
RJ
Random Jitter
No Media
DJ1
Deterministic Jitter Source Amplitude = 700 mV,
PRBS15 pattern,
10.3125 Gbps
VOD = Default, EQ =
minimum, DE = 0 dB
Typ
Max
0.3
0.09
Units
ps (RMS)
UI
Equalization
DJE1
Residual Deterministic 8 meter 30AWG Cable on
0.27
UI
Jitter
Input
10.3125 Gbps
Source = 700 mV, PRBS15
pattern
EQ = 0F'h; See Figure 15
DJE2
Residual Deterministic 30" 4-mil FR4 on Inputs
0.17
UI
Jitter
Source = 700 mV, PRBS15
10.3125 Gbps
pattern
EQ = 16'h; See Figure 12
De-emphasis
DJD1
Residual Deterministic 10” 4 mil stripline FR4 on
0.13
UI
Jitter
Outputs
10.3125 Gbps
Source = 700 mV, PRBS15
pattern
EQ = Min, VOD = 1200 mV,
DE = 010'b
See Figure 17
Note 2: “Absolute Maximum Ratings” indicate limits beyond which damage
to the device may occur, including inoperability and degradation of device
reliability and/or performance. Functional operation of the device and/or non-
degradation at the Absolute Maximum Ratings or other conditions beyond
those indicated in the Recommended Operating Conditions is not implied.
The Recommended Operating Conditions indicate conditions at which the
device is functional and the device should not be operated beyond such
conditions. Absolute Maximum Numbers are guaranteed for a junction
temperature range of -40°C to +125°C. Models are validated to Maximum
Operating Voltages only.
Note 3: Input is held to a maximum of 50 mV below VDD or VIN to simulate
the use of a 1K resistor on the input.
Note 4: Typical jitter reported is determined by jitter decomposition software
on the DSA8200 Oscilloscope.
Note 5: VOH only applies to the DONE# pin; LOS, SCL, and SDA are open-
drain outputs that have no internal pull-up capability. DONE# is a full
LVCMOS output with pull-up and pull-down capability
Note 6: Force +/- 100 uA on output, measure delta V on the Output and
calculate impedance. Mismatch is the percentage difference of OUTn+ and
OUTn- impedance driving the same logic state.
9
www.ti.com