English
Language : 

CDC586_08 Datasheet, PDF (7/14 Pages) Texas Instruments – 3.3-V PHASE-LOCK-LOOP CLOCK DRIVER
CDC586
www.ti.com
SCAS336E – FEBRUARY 1993 – REVISED APRIL 2004
SWITCHING CHARACTERISTICS
over recommended ranges of supply voltage and operating free-air temperature, CL = 30 pF (see (1) and Figure 1 through
Figure 3)
PARAMETER
fmax
Duty cycle
tphase
(2)
error
Jitter(pk-pk)
tsk(o) (2)
tsk(pr) (2)
tr
tf
FROM
(INPUT)
CLKIN↑
CLKIN↑
TO
(OUTPUT)
Y
Y
Y
MIN
45%
500
MAX UNIT
100
55%
+500
200
0.5
1
1.4
1.4
MHz
ps
ps
ns
ns
ns
ns
(1) The specifications for parameters in this table are applicable only after any appropriate stabilization time has elapsed.
(2) The propagation delay, tphase error, is dependent on the feedback path from any output to FBIN. The tphase error, tsk(o), and tsk(pr)
specifications are valid only for equal loading of all outputs.
PARAMETER MEASUREMENT INFORMATION
From Output
Under Test
CL = 30 pF
(see Note A)
500 Ω
LOAD CIRCUIT FOR OUTPUTS
Input
tphase error
Output
1.5 V
2V
0.8 V
tr
3V
1.5 V
0V
2V
1.5 V
tf
VOH
0.8 V VOL
VOLTAGE WAVEFORMS
PROPAGATION DELAY TIMES
A. CL includes probe and jig capacitance.
B. The outputs are measured one at a time with one transition per measurement.
C. All input pulses are supplied by generators having the following characteristics: PRR≤ 100 MHz, ZO = 50 Ω,
tr≤ 2.5 ns, tf ≤ 2.5 ns.
Figure 1. Load Circuit and Voltage Waveforms
7