English
Language : 

LM3S6918 Datasheet, PDF (611/689 Pages) Texas Instruments – ARM and Thumb are registered trademarks and Cortex is a trademark
Stellaris® LM3S6918 Microcontroller
Table 18-2. Signals by Signal Name (continued)
Pin Name
Pin Number Pin Type Buffer Typea Description
CMOD0
65
I
TTL
CPU Mode bit 0. Input must be set to logic 0 (grounded); other
encodings reserved.
CMOD1
76
I
TTL
CPU Mode bit 1. Input must be set to logic 0 (grounded); other
encodings reserved.
ERBIAS
41
I
Analog 12.4-kΩ resistor (1% precision) used internally for Ethernet
PHY.
GND
9
-
Power Ground reference for logic and I/O pins.
15
21
33
39
45
54
57
63
69
82
87
94
GNDA
4
-
Power The ground reference for the analog circuits (ADC, Analog
97
Comparators, etc.). These are separated from GND to
minimize the electrical noise contained on VDD from affecting
the analog functions.
GNDPHY
42
-
Power GND of the Ethernet PHY.
85
86
HIB
I2C0SCL
I2C0SDA
I2C1SCL
I2C1SDA
51
O
OD
An open-drain output with internal pull-up that indicates the
processor is in Hibernate mode.
70
I/O
OD
I2C module 0 clock.
71
I/O
OD
I2C module 0 data.
19
I/O
OD
I2C module 1 clock.
35
I/O
OD
I2C module 1 data.
LDO
7
-
Power Low drop-out regulator output voltage. This pin requires an
external capacitor between the pin and GND of 1 µF or
greater. The LDO pin must also be connected to the VDD25
pins at the board level in addition to the decoupling
capacitor(s).
LED0
59
O
TTL
Ethernet LED 0.
LED1
60
O
TTL
Ethernet LED 1.
MDIO
58
I/O
TTL
MDIO of the Ethernet PHY.
OSC0
48
I
Analog Main oscillator crystal input or an external clock reference
input.
OSC1
49
O
Analog Main oscillator crystal output. Leave unconnected when using
a single-ended clock source.
PA0
26
I/O
TTL
GPIO port A bit 0.
PA1
27
I/O
TTL
GPIO port A bit 1.
PA2
28
I/O
TTL
GPIO port A bit 2.
PA3
29
I/O
TTL
GPIO port A bit 3.
PA4
30
I/O
TTL
GPIO port A bit 4.
June 19, 2012
611
Texas Instruments-Production Data